A Novel Hardened Design of a CMOS Memory Cell at 32nm

被引:3
|
作者
Lin, Sheng [1 ]
Kim, Yong-Bin [1 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
hardening; soft error tolerance; memory; nano CMOS; TRANSIENT FAULTS;
D O I
10.1109/DFT.2009.18
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes a new design for hardening a CMOS memory cell at the nano feature size of 32nm. By separating the circuitry for the write and read operations, the static stability of the proposed cell configuration increases more than 4.4 times at typical process corner, respectively compared to previous designs. Simulation shows that by appropriately sizing the pull-down transistors, the proposed cell results in a 40% higher critical charge and 13% less delay than the conventional design. Simulation results are provided using the predictive technology file for 32nm feature size in CMOS to show that the proposed hardened memory cell is best suited when designing memories for both high performance and soft error tolerance.
引用
收藏
页码:58 / 64
页数:7
相关论文
共 50 条
  • [41] A Wide Temperature Range Voltage Bandgap Reference Generator in 32nm CMOS Technology
    Singh, Anjani Kumar
    Pal, Pratosh Kumar
    Pattanaik, Manisha
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 688 - 691
  • [42] Analysis of BTI Induced Input Buffer Aging Based on 32nm CMOS Process
    Shi, Jinmei
    Cai, Jiajing
    Wu, Henan
    2021 13TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2021), 2021, : 99 - 103
  • [43] 32nm overlay improvement capabilities
    Eichelberger, Brad
    Huang, Kevin
    O'Brien, Kelly
    Tien, David
    Tsai, Frank
    Minvielle, Anna
    Singh, Lovejeet
    Schefske, Jeffrey
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [44] Design for manufacturing strategies to bring silicon process to 32nm node
    Chen, JF
    Staud, W
    Arnold, B
    ISSM 2005: IEEE International Symposium on Semiconductor Manufacturing, Conference Proceedings, 2005, : 101 - 104
  • [45] Technology options for lithography at 32nm
    Harned, Noreen
    Van De Mast, Frank
    EuroAsia Semiconductor, 2007, 29 (10): : 23 - 27
  • [46] New constraint for Vth optimization for sub 32nm node CMOS gates scaling
    Morifuji, E
    Kapur, P
    Chao, AKA
    Nishi, Y
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 1049 - 1052
  • [47] Optical lithography for the 32nm node
    Sewell, H
    McCafferty, D
    Wagner, C
    Markoya, L
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2005, 18 (05) : 579 - 586
  • [48] 32nm工艺及其设备
    翁寿松
    电子工业专用设备, 2008, 37 (12) : 34 - 36
  • [49] New Strategies for Gridded Physical Design in 32nm Technologies and Beyond
    Kornachuk, Stephen P.
    Smayling, Michael C.
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 61 - 61
  • [50] Double patterning design split implementation and validation for the 32nm node
    Drapeau, Martin
    Wiaux, Vincent
    Hendrickx, Eric
    Verhaegen, Staf
    Machida, Takahiro
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION, 2007, 6521