Power and Area Efficient VLSI Architectures for Communication Signal Processing

被引:0
|
作者
Markovic, Dejan [1 ]
Nikolic, Borivoje [1 ]
Brodersen, Robert W. [1 ]
机构
[1] Univ Calif Berkeley, Berkeley Wireless Res Ctr, Berkeley, CA 94704 USA
关键词
Circuit synthesis; design methodology; architecture; adaptive signal processing; matrix decomposition; MIMO systems;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A methodology for VLSI realization of signal processing algorithms for wireless communications is presented that optimizes architecture for reduced power and area. When power is limited, optimal architecture represents a point on the best power-area tradeoff curve that is obtained by balancing the algorithm throughput with the power-performance tradeoff of the underlying building blocks. Architectural optimization is done in the graphical Matlab/Simulink environment, which is also used for algorithm verification. Hardware description language produced by Simulink enables algorithm emulation on the FPGA and also serves as design entry for the chip realization. This is illustrated on complex multi-dimensional algorithms such as wideband MIMO channel decoupling through singular value decomposition (SVD) using 16 sub-carriers.
引用
收藏
页码:3223 / 3228
页数:6
相关论文
共 50 条
  • [21] DISTRIBUTED VLSI ARCHITECTURE FOR EFFICIENT SIGNAL AND DATA PROCESSING.
    Univ of Southern California, Los, Angeles, CA, USA, Univ of Southern California, Los Angeles, CA, USA
    IEEE Transactions on Computers, 1985, C-34 (12) : 1072 - 1087
  • [22] Low power signal processing architectures for network microsensors
    Dong, MJ
    Yung, KG
    Kaiser, WJ
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 173 - 177
  • [23] Development of Efficient VLSI Architecture for Speech Processing in Mobile Communication
    Purushotham, U.
    Suresh, K.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND SIGNAL PROCESSING (ICCCSP), 2017, : 59 - 64
  • [24] Parallel architectures for optoelectronic VLSI processing
    Fey, D
    Grimm, G
    Erhard, W
    OPTOELECTRONIC INTERCONNECTS VI, 1999, 3632 : 57 - 68
  • [25] RECONFIGURABLE ARCHITECTURES FOR VLSI PROCESSING ARRAYS
    SAMI, M
    STEFANELLI, R
    AFIPS CONFERENCE PROCEEDINGS, 1983, 52 : 565 - &
  • [26] A very area power efficient mixed signal circuit for voice signal processing in 0.18 digital technology
    Risques, J
    Duarte, J
    Amaro, V
    Pan U, S
    Chiang, KV
    Fai, K
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 169 - 172
  • [27] A class of power efficient VLSI architectures for high speed turbo-decoding
    Bougard, B
    Giulietti, A
    Van der Perre, L
    Catthoor, F
    GLOBECOM'02: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-3, CONFERENCE RECORDS: THE WORLD CONVERGES, 2002, : 549 - 553
  • [28] EFFICIENT VLSI ARCHITECTURES FOR A HIGH-PERFORMANCE DIGITAL IMAGE COMMUNICATION-SYSTEM
    LEE, CY
    CATTHOOR, F
    DEMAN, HJ
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1990, 8 (08) : 1481 - 1491
  • [29] Power-Efficient VLSI Implementation of A Feature Extraction Engine for Spike Sorting in Neural Recording and Signal Processing
    Wu, Tong
    Yang, Zhi
    2014 13TH INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION ROBOTICS & VISION (ICARCV), 2014, : 7 - 12
  • [30] Power and area minimization for multidimensional signal processing
    Markovic, Dejan
    Nikolic, Borivoje
    Brodersen, Robert W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 922 - 934