Power and Area Efficient VLSI Architectures for Communication Signal Processing

被引:0
|
作者
Markovic, Dejan [1 ]
Nikolic, Borivoje [1 ]
Brodersen, Robert W. [1 ]
机构
[1] Univ Calif Berkeley, Berkeley Wireless Res Ctr, Berkeley, CA 94704 USA
关键词
Circuit synthesis; design methodology; architecture; adaptive signal processing; matrix decomposition; MIMO systems;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A methodology for VLSI realization of signal processing algorithms for wireless communications is presented that optimizes architecture for reduced power and area. When power is limited, optimal architecture represents a point on the best power-area tradeoff curve that is obtained by balancing the algorithm throughput with the power-performance tradeoff of the underlying building blocks. Architectural optimization is done in the graphical Matlab/Simulink environment, which is also used for algorithm verification. Hardware description language produced by Simulink enables algorithm emulation on the FPGA and also serves as design entry for the chip realization. This is illustrated on complex multi-dimensional algorithms such as wideband MIMO channel decoupling through singular value decomposition (SVD) using 16 sub-carriers.
引用
收藏
页码:3223 / 3228
页数:6
相关论文
共 50 条
  • [41] Area Efficient VLSI design for image processing using the modified CORDIC algorithm
    Anil, Roshan
    Sampath, Puppala Pavan Venkata Adi
    Kumar, P. Sathish
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,
  • [42] GALATEA NEURAL VLSI ARCHITECTURES - COMMUNICATION AND CONTROL CONSIDERATIONS
    ALIPPI, C
    VELLASCO, M
    MICROPROCESSING AND MICROPROGRAMMING, 1992, 35 (1-5): : 175 - 180
  • [43] Journal of VLSI Signal Processing: Editorial
    Informatics Institute, University of Amsterdam, Kruislaan 403, 1098 SJ Amsterdam, Netherlands
    不详
    J VLSI Signal Process Syst Signal Image Video Technol, 2006, 2-3 (111):
  • [44] VLSI AND VHSIC IN SIGNAL PROCESSING.
    Rao, B.V.
    Murali, T.
    IETE Journal of Research, 1982, 28 (11) : 569 - 576
  • [45] Classification of Differential Power Processing Architectures Based on VA Area Modeling
    Li, Cheng
    Cobos, Jose A.
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (06) : 7849 - 7866
  • [46] VLSI ARCHITECTURES FOR MULTIDIMENSIONAL FOURIER TRANSFORM PROCESSING.
    Gertner, Izidor
    Shamash, Moshe
    IEEE Transactions on Computers, 1987, C-36 (11) : 1265 - 1274
  • [47] VLSI ARCHITECTURES FOR MULTIDIMENSIONAL FOURIER-TRANSFORM PROCESSING
    GERTNER, I
    SHAMASH, M
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (11) : 1265 - 1274
  • [48] EFFICIENT MAPPING OF ADVANCED SIGNAL PROCESSING ALGORITHMS ON MULTI-PROCESSOR ARCHITECTURES
    Manjunath, Bhavana B.
    Williams, Aaron S.
    Chakrabarti, Chaitali
    Papandreou-Suppappola, Antonia
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 269 - 274
  • [49] Signal chain architectures for efficient airport surface movement radar video processing
    ChaoYu Xia
    Chang-Bo Hou
    Chun-Bo Guo
    Zhao Zhang
    Chun-Rong Yang
    Signal, Image and Video Processing, 2021, 15 : 1537 - 1545
  • [50] Signal chain architectures for efficient airport surface movement radar video processing
    Xia, ChaoYu
    Hou, Chang-Bo
    Guo, Chun-Bo
    Zhang, Zhao
    Yang, Chun-Rong
    SIGNAL IMAGE AND VIDEO PROCESSING, 2021, 15 (07) : 1537 - 1545