Improved throughput arithmetic coder for JPEG2000

被引:0
|
作者
Dyer, M [1 ]
Taubman, D [1 ]
Nooshabadi, S [1 ]
机构
[1] Univ New S Wales, Sydney, NSW, Australia
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Increasing the throughput of the JPEG2000 block coder requires bit-plane and arithmetic coders capable of concurrent symbol processing. Previously described pipelined MQ coders are capable of consuming 1 symbol or less per clock cycle. We develop a new pipelined MQ coder that can process exactly two symbols per clock cycle. The technique is implemented on a FPGA, and is compared with our "Hypothesis Testing" arithmetic coder and a reference one symbol per cycle coder. Our implementation gives an increase in throughput of 1.9 times, at the cost of 1.7 times as much hardware, when compared to the reference coder. It also has 1.2 times the throughput, while consumin only 70% of the 9 hardware associated with the Hypothesis Testing coder.
引用
收藏
页码:2817 / 2820
页数:4
相关论文
共 50 条
  • [41] Local average-based model of probabilities for JPEG2000 bitplane coder
    Auli-Llinas, Francesc
    2010 DATA COMPRESSION CONFERENCE (DCC 2010), 2010, : 59 - 68
  • [42] An efficient, optimized JPEG2000 tier-1 coder hardware implementation
    Schumacher, P
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 1089 - 1096
  • [43] A novel parallel Tier-1 coder for JPEG2000 using GPUs
    Le, Roto
    Bahar, Iris R.
    Mundy, Joseph L.
    Proceedings of the 2011 IEEE 9th Symposium on Application Specific Processors, SASP 2011, 2011, : 129 - 136
  • [44] Perceptually optimized JPEG2000 coder based on CIEDE2000 color difference equation
    Chou, CH
    Liu, KC
    Lin, CS
    2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, : 3149 - 3152
  • [45] Novel high-throughput EBCOT architecture for JPEG2000
    Aly, RE
    Wilson, B
    Bayoumi, MA
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 13 - 16
  • [46] A High Throughput JPEG2000 Entropy Decoding Unit Architecture
    Liu, Kai
    Belyaev, Evgeny
    Li, YunSong
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (08): : 899 - 913
  • [47] A High Throughput JPEG2000 Entropy Decoding Unit Architecture
    Kai Liu
    Evgeny Belyaev
    YunSong Li
    Journal of Signal Processing Systems, 2019, 91 : 899 - 913
  • [48] Implementation of JPEG2000 arithmetic decoder on a dynamically reconfigurable ATMEL FPGA
    Bouchoux, S
    Bourennane, EB
    Miteran, J
    Paindavoine, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 237 - 238
  • [49] Implementation of JPEG2000 arithmetic decoder using dynamic reconfiguration of FPGA
    Bouchoux, S
    Bourennane, EB
    Paindavoine, M
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 2841 - 2844