Improved throughput arithmetic coder for JPEG2000

被引:0
|
作者
Dyer, M [1 ]
Taubman, D [1 ]
Nooshabadi, S [1 ]
机构
[1] Univ New S Wales, Sydney, NSW, Australia
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Increasing the throughput of the JPEG2000 block coder requires bit-plane and arithmetic coders capable of concurrent symbol processing. Previously described pipelined MQ coders are capable of consuming 1 symbol or less per clock cycle. We develop a new pipelined MQ coder that can process exactly two symbols per clock cycle. The technique is implemented on a FPGA, and is compared with our "Hypothesis Testing" arithmetic coder and a reference one symbol per cycle coder. Our implementation gives an increase in throughput of 1.9 times, at the cost of 1.7 times as much hardware, when compared to the reference coder. It also has 1.2 times the throughput, while consumin only 70% of the 9 hardware associated with the Hypothesis Testing coder.
引用
收藏
页码:2817 / 2820
页数:4
相关论文
共 50 条
  • [31] Improved error detection in the JPEG2000 codec
    Zargari, Farzad
    Sefidpour, Ali
    Moin, M. Shahram
    Ghanbari, Mohammad
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (03) : 947 - 953
  • [32] FPGA implementation of the JPEG2000 binary arithmetic (MQ) decoder
    David J. Lucking
    Eric J. Balster
    Kerry L. Hill
    Frank A. Scarpino
    Journal of Real-Time Image Processing, 2013, 8 : 411 - 419
  • [33] Reduced latency arithmetic decoder for JPEG2000 block decoding
    Dyer, M
    Nooshabadi, S
    Taubman, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2076 - 2079
  • [34] Optimizing the JPEG2000 binary arithmetic encoder for VLIW architectures
    Valentine, B
    Sohm, O
    2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 117 - 120
  • [35] A flexible JPEG2000 image encryption based on arithmetic coding
    Ou, Yang
    Lee, Won-Young
    Rhee, Kyung Hyune
    2007 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, VOLS 1 AND 2, 2007, : 411 - +
  • [36] A partial parallel algorithm and architecture for arithmetic encoder in JPEG2000
    Li, YJ
    Elgamel, M
    Bayoumi, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5198 - 5201
  • [37] An optimized algorithm and its implementation for arithmetic encoder in JPEG2000
    Dept. of Applied Physics, Hunan Univ., Changsha 410082, China
    不详
    不详
    不详
    Hunan Daxue Xuebao, 2007, 4 (41-44):
  • [38] A partial parallel algorithm and architecture for arithmetic encoder in JPEG2000
    Li, Y. (yxl4444@cacs.louisiana.edu), Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [39] FPGA implementation of the JPEG2000 binary arithmetic (MQ) decoder
    Lucking, David J.
    Balster, Eric J.
    Hill, Kerry L.
    Scarpino, Frank A.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (04) : 411 - 419
  • [40] A model-based motion compensated video coder with JPEG2000 compatibility
    Cagnazzo, M
    André, T
    Antonini, M
    Barlaud, M
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 2255 - 2258