Performance Optimization of High Speed DACs Using DSP

被引:13
|
作者
Yoffe, Yaron [1 ]
Wohlgemuth, Eyal [1 ]
Sadot, Dan [1 ]
机构
[1] Ben Gurion Univ Negev, IL-841051 Beer Sheva, Israel
关键词
Quantization (signal); Timing jitter; Bandwidth; Nonlinear distortion; Gain; Optical fiber communication; digital signal processing; digital precompensation; digital-analog conversion; quantization; timing jitter; COMPENSATION; REQUIREMENTS; TRANSMISSION;
D O I
10.1109/JLT.2020.2989412
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
DSP techniques that enhance the effective resolution of digital-to-analog converters (DACs) are presented. First, DACs that are limited by physical number of bits (PNOB) are addressed. An improved digital-resolution-enhancer (DRE) algorithm, which incorporates an optimized non-uniform quantization scheme is analytically analyzed and experimentally demonstrated. Improvement of up to 8 dB is shown, that enables 16QAM and 64QAM transmission using only 2 and 3 bits DACs, respectively. Furthermore, the DRE concept is elaborated to include additional practical DAC impairments such as timing jitter. Based on a generalized DAC model, we suggest an improved algorithm that increases the tolerance to jitter noise, termed as jitter-aware DRE (JA-DRE). The method is validated in numerical simulations, indicating substantial OSNR gain of similar to 5 dB over non DSP enhanced DACs, and up to 2 dB over the previously proposed DRE algorithm.
引用
收藏
页码:3096 / 3105
页数:10
相关论文
共 50 条
  • [1] Advances in High-Speed DACs, ADCs, and DSP for Optical Coherent Transceivers
    Laperle, Charles
    O'Sullivan, Maurice
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2014, 32 (04) : 629 - 643
  • [2] Advances in High-Speed DACs, ADCs, and DSP for Software Defined Optical Modems
    Laperle, Charles
    Ben-Hamida, Naim
    O'Sullivan, Maurice
    2013 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS): INTEGRATED CIRCUITS IN GAAS, INP, SIGE, GAN AND OTHER COMPOUND SEMICONDUCTORS, 2013,
  • [3] Tips for using high-speed DACs in communications design
    Hendriks, P
    ELECTRONIC DESIGN, 1998, 46 (02) : 112 - +
  • [4] A low power robust SDR platform mixed DSP/FPGA and high-speed ADC/DACs
    Yang, JX
    An, JP
    Bu, XY
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 765 - 768
  • [5] HIGH-SPEED VIDEO DACS DRIVE CRTS TO NEW PERFORMANCE HEIGHTS
    BROWN, PM
    EDN, 1987, 32 (18) : 201 - &
  • [6] High Level Optimization Methodology for High Performance DSP Systems using Retiming Techniques
    Mehra, Harpreet
    Bhat, M. S.
    PROCEEDINGS OF 2018 IEEE DISTRIBUTED COMPUTING, VLSI, ELECTRICAL CIRCUITS AND ROBOTICS (DISCOVER), 2018, : 163 - 168
  • [7] Control of high-speed interpolating DACs
    Hames, S
    EE-EVALUATION ENGINEERING, 2005, 44 (11): : 20 - 20
  • [8] HIGH-SPEED DACS REQUIRE SPECIAL TESTING
    HANLON, PJ
    PRICE, BL
    ELECTRONIC DESIGN, 1993, 41 (07) : 72 - &
  • [9] Design and analysis of high speed capacitive pipeline DACs
    Quoc-Tai Duong
    Jerzy Dąbrowski
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 359 - 374
  • [10] Design techniques for high speed current steering DACs
    Benamrane, Iliasse
    Savaria, Yvon
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 305 - 308