Performance Optimization of High Speed DACs Using DSP

被引:13
|
作者
Yoffe, Yaron [1 ]
Wohlgemuth, Eyal [1 ]
Sadot, Dan [1 ]
机构
[1] Ben Gurion Univ Negev, IL-841051 Beer Sheva, Israel
关键词
Quantization (signal); Timing jitter; Bandwidth; Nonlinear distortion; Gain; Optical fiber communication; digital signal processing; digital precompensation; digital-analog conversion; quantization; timing jitter; COMPENSATION; REQUIREMENTS; TRANSMISSION;
D O I
10.1109/JLT.2020.2989412
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
DSP techniques that enhance the effective resolution of digital-to-analog converters (DACs) are presented. First, DACs that are limited by physical number of bits (PNOB) are addressed. An improved digital-resolution-enhancer (DRE) algorithm, which incorporates an optimized non-uniform quantization scheme is analytically analyzed and experimentally demonstrated. Improvement of up to 8 dB is shown, that enables 16QAM and 64QAM transmission using only 2 and 3 bits DACs, respectively. Furthermore, the DRE concept is elaborated to include additional practical DAC impairments such as timing jitter. Based on a generalized DAC model, we suggest an improved algorithm that increases the tolerance to jitter noise, termed as jitter-aware DRE (JA-DRE). The method is validated in numerical simulations, indicating substantial OSNR gain of similar to 5 dB over non DSP enhanced DACs, and up to 2 dB over the previously proposed DRE algorithm.
引用
收藏
页码:3096 / 3105
页数:10
相关论文
共 50 条
  • [41] Application of High-Speed, High-Accuracy Dacs for Generation of Multiple Channels
    Jurgen Deveugele
    Michiel Steyaert
    Analog Integrated Circuits and Signal Processing, 2006, 47 : 33 - 38
  • [42] Application of high-speed, high-accuracy dacs for generation of multiple channels
    Deveugele, J
    Steyaert, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 47 (01) : 33 - 38
  • [43] DELTA-SIGMA DACS AND ADCS MEET DSP
    GOODENOUGH, F
    ELECTRONIC DESIGN, 1990, 38 (07) : 16 - 16
  • [44] Architectural Trends in GHz Speed DACs
    Balasubramanian, S.
    Khalil, W.
    2012 NORCHIP, 2012,
  • [45] HIGH SPEED DSP BLOCK FOR FPGA DEVICES USING A PROGRAMMABLE ADDER GRAPH
    Howard, Charles D.
    DeBrunner, Linda S.
    2009 IEEE 13TH DIGITAL SIGNAL PROCESSING WORKSHOP & 5TH IEEE PROCESSING EDUCATION WORKSHOP, VOLS 1 AND 2, PROCEEDINGS, 2009, : 490 - 494
  • [46] Performance Comparison of High-Speed Dual Modulus Prescalers Using Metaheuristic Sizing/Optimization
    Navarro, Joao
    Luppe, Maximiliam
    33RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2020), 2020,
  • [47] Using FPGAs to create high-performance DSP applications
    Holmberg, P
    ELECTRONIC ENGINEERING, 2001, 73 (890): : 65 - 67
  • [48] Time Domain Hybrid QAM Based Rate-Adaptive Optical Transmissions Using High Speed DACs
    Zhuge, Qunbi
    Xu, Xian
    Morsy-Osman, Mohamed
    Chagnon, Mathieu
    Qiu, Meng
    Plant, David V.
    2013 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE (OFC/NFOEC), 2013,
  • [49] High speed custom VLSI DSP systems
    Mellott, JD
    Lewis, M
    DIGITAL SIGNAL PROCESSING TECHNOLOGY, 1996, 2750 : 12 - 23
  • [50] Image fusion with high-speed DSP
    Cui, YM
    Pu, T
    Ni, GQ
    Zhong, YL
    Li, XY
    ELECTRONIC IMAGING AND MULTIMEDIA SYSTEMS II, 1998, 3561 : 286 - 292