Performance Optimization of High Speed DACs Using DSP

被引:13
|
作者
Yoffe, Yaron [1 ]
Wohlgemuth, Eyal [1 ]
Sadot, Dan [1 ]
机构
[1] Ben Gurion Univ Negev, IL-841051 Beer Sheva, Israel
关键词
Quantization (signal); Timing jitter; Bandwidth; Nonlinear distortion; Gain; Optical fiber communication; digital signal processing; digital precompensation; digital-analog conversion; quantization; timing jitter; COMPENSATION; REQUIREMENTS; TRANSMISSION;
D O I
10.1109/JLT.2020.2989412
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
DSP techniques that enhance the effective resolution of digital-to-analog converters (DACs) are presented. First, DACs that are limited by physical number of bits (PNOB) are addressed. An improved digital-resolution-enhancer (DRE) algorithm, which incorporates an optimized non-uniform quantization scheme is analytically analyzed and experimentally demonstrated. Improvement of up to 8 dB is shown, that enables 16QAM and 64QAM transmission using only 2 and 3 bits DACs, respectively. Furthermore, the DRE concept is elaborated to include additional practical DAC impairments such as timing jitter. Based on a generalized DAC model, we suggest an improved algorithm that increases the tolerance to jitter noise, termed as jitter-aware DRE (JA-DRE). The method is validated in numerical simulations, indicating substantial OSNR gain of similar to 5 dB over non DSP enhanced DACs, and up to 2 dB over the previously proposed DRE algorithm.
引用
收藏
页码:3096 / 3105
页数:10
相关论文
共 50 条
  • [21] High-speed packages to be provided for RSC's DACs
    不详
    MICROWAVES & RF, 2002, 41 (12) : 23 - 23
  • [23] High-speed CMOS DACs and ADCs for Broadband Communication
    Groezing, Markus
    Ferenci, Damir
    Lang, Felix
    Alpert, Thomas
    Huang, Hao
    Briem, Jochen
    Veigel, Thomas
    Berroth, Manfred
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [24] A survey of high-speed high-resolution current steering DACs
    Li, Xing
    Zhou, Lei
    JOURNAL OF SEMICONDUCTORS, 2020, 41 (11)
  • [25] SETTLING TIME REDUCTION TECHNIQUE FOR HIGH-SPEED DACS
    KIM, O
    KIM, G
    KIM, W
    ELECTRONICS LETTERS, 1993, 29 (25) : 2191 - 2192
  • [26] Beyond 1 Tbit/s transmission using high-speed DACs and analog multiplexing
    Buchali, Fred
    2021 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2021,
  • [27] Monolithic high-speed DACs perform balancing act
    Bindra, A
    ELECTRONIC DESIGN, 1999, 47 (06) : 84 - +
  • [28] Testing of High-Speed DACs using PRBS Generation with "Alternate-Bit-Tapping"
    Singh, Mohit
    Sakare, Mahendra
    Gupta, Shalabh
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 377 - 382
  • [29] A NEW METHOD FOR HIGH-SPEED NUCLEAR ADCS USING COMMERCIALLY AVAILABLE ADCS AND DACS
    VAIDYA, PP
    GOPALAKRISHNAN, KR
    PETHE, VA
    ANJANEYULU, T
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1985, 241 (01): : 218 - 220
  • [30] A survey of high-speed high-resolution current steering DACs
    Xing Li
    Lei Zhou
    Journal of Semiconductors, 2020, 41 (11) : 44 - 54