Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems

被引:0
|
作者
Bhardwaj, Kartikeya [1 ]
Mane, Pravin S. [1 ]
Henkel, Joerg [2 ]
机构
[1] BITS Pilani, Elect & Elect Engg, Goa Campus, Pilani 403726, Goa, India
[2] Karlsruhe Inst Technol, Dept Comp Sci, D-76021 Karlsruhe, Germany
关键词
Approximate multiplier; Bit-width aware multiplication algorithm; Wallace tree; Error-resilient systems;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Today in sub-nanometer regime, chip/system designers add accuracy as a new constraint to optimize Latency-Power-Area (LPA) metrics. In this paper, we present a new power and area-efficient Approximate Wallace Tree Multiplier (AWTM) for error-tolerant applications. We propose a bit-width aware approximate multiplication algorithm for optimal design of our multiplier. We employ a carry-in prediction method to reduce the critical path. It is further augmented with hardware efficient precomputation of carry-in. We also optimize our multiplier design for latency, power and area using Wallace trees. Accuracy as well as LPA design metrics are used to evaluate our approximate multiplier designs of different bit-widths, i.e. 4 x 4, 8 x 8 and 16 x 16. The simulation results show that we obtain a mean accuracy of 99.85% to 99.965%. Single cycle implementation of AWTM gives almost 24% reduction in latency. We achieve significant reduction in power and area, i.e. up to 41.96% and 34.49% respectively that clearly demonstrates the merits of our proposed AWTM design. Finally, AWTM is used to perform a real time application on a benchmark image. We obtain up to 39% reduction in power and 30% reduction in area without any loss in image quality.
引用
收藏
页码:263 / +
页数:2
相关论文
共 50 条
  • [41] Source-Gated Transistors for Power- and Area-Efficient AMOLED Pixel Circuits
    Xu, Xiaoli
    Sporea, Radu A.
    Guo, Xiaojun
    JOURNAL OF DISPLAY TECHNOLOGY, 2014, 10 (11): : 928 - 933
  • [42] Combinational logic circuits based on a power- and area-efficient memristor with low variability
    Ghodke, Shruti Sandip
    Kumar, Sanjay
    Yadav, Saurabh
    Dhakad, Narendra Singh
    Mukherjee, Shaibal
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (01) : 188 - 207
  • [43] Error Correctable Approximate Multiplier With Area/Power Efficient Design through Mixed CMOS/PTL
    Arifeen, Tooba
    Hassan, Abdus Sami
    Lee, Jeong A.
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 190 - 195
  • [44] An Area-Efficient Consolidated Configurable Error Correction for Approximate Hardware Accelerators
    Mazahir, Sana
    Hasan, Osman
    Hafiz, Rehan
    Shafique, Muhammad
    Henkel, Joerg
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [45] High-Speed Area-Efficient and Power-Aware Multiplier Design using Approximate Compressors along with Bottom-Up Tree Topology
    Ma, Jieming
    Man, Ka Lok
    Zhang, Nan
    Guan, Sheng-Uei
    Jeong, Taikyeong Ted
    FIFTH INTERNATIONAL CONFERENCE ON MACHINE VISION (ICMV 2012): ALGORITHMS, PATTERN RECOGNITION AND BASIC TECHNOLOGIES, 2013, 8784
  • [46] Design of area-efficient high speed 4 x 4 Wallace tree multiplier using quantum-dot cellular automata
    Gudivada, A. Arunkumar
    Kumar, K. Jayaram
    Jajula, Srinivasa Rao
    Siddani, Durga Prasad
    Poola, Praveen Kumar
    Vourganti, Varun
    Panigrahy, Asisa Kumar
    MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 1514 - 1523
  • [47] A Power- and Area-Efficient Integrated Power Management System for Inductively-Powered Biomedical Implants
    Zhang, Xiwen
    Lee, Hoi
    Guo, Song
    2011 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2011, : 213 - 216
  • [48] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications
    Nawandar, Neha K.
    Satpute, Vishal R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
  • [49] Power Efficient Approximate Booth Multipliers for Error Resilient Applications
    Prakash, Suraj S.
    Vilva, Naren
    Kumar, U. Anil
    Ahmed, Syed Ershad
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [50] A power- and area-efficient SRAM core architecturt for super-parallel video processing
    Miyakoshi, Junichi
    Murachi, Yuichiro
    Hamamoto, Masaki
    Iinuma, Takahiro
    Ishihara, Tomokazu
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    Matsuno, Tetsuro
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 192 - +