Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems

被引:0
|
作者
Bhardwaj, Kartikeya [1 ]
Mane, Pravin S. [1 ]
Henkel, Joerg [2 ]
机构
[1] BITS Pilani, Elect & Elect Engg, Goa Campus, Pilani 403726, Goa, India
[2] Karlsruhe Inst Technol, Dept Comp Sci, D-76021 Karlsruhe, Germany
关键词
Approximate multiplier; Bit-width aware multiplication algorithm; Wallace tree; Error-resilient systems;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Today in sub-nanometer regime, chip/system designers add accuracy as a new constraint to optimize Latency-Power-Area (LPA) metrics. In this paper, we present a new power and area-efficient Approximate Wallace Tree Multiplier (AWTM) for error-tolerant applications. We propose a bit-width aware approximate multiplication algorithm for optimal design of our multiplier. We employ a carry-in prediction method to reduce the critical path. It is further augmented with hardware efficient precomputation of carry-in. We also optimize our multiplier design for latency, power and area using Wallace trees. Accuracy as well as LPA design metrics are used to evaluate our approximate multiplier designs of different bit-widths, i.e. 4 x 4, 8 x 8 and 16 x 16. The simulation results show that we obtain a mean accuracy of 99.85% to 99.965%. Single cycle implementation of AWTM gives almost 24% reduction in latency. We achieve significant reduction in power and area, i.e. up to 41.96% and 34.49% respectively that clearly demonstrates the merits of our proposed AWTM design. Finally, AWTM is used to perform a real time application on a benchmark image. We obtain up to 39% reduction in power and 30% reduction in area without any loss in image quality.
引用
收藏
页码:263 / +
页数:2
相关论文
共 50 条
  • [21] On the design of power- and area-efficient Dickson charge pump circuits
    Wong, Oi-Ying
    Wong, Hei
    Tam, Wing-Shan
    Kok, Chi-Wah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (02) : 373 - 389
  • [22] Energy-efficient and Error-resilient Iterative Solvers for Approximate Computing
    Schoell, Alexander
    Braun, Claus
    Wunderlich, Hans-Joachim
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 237 - 239
  • [23] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 479 - 489
  • [24] ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications
    Bharat Garg
    G. K. Sharma
    Journal of Electronic Testing, 2017, 33 : 479 - 489
  • [25] On the design of power- and area-efficient Dickson charge pump circuits
    Oi-Ying Wong
    Hei Wong
    Wing-Shan Tam
    Chi-Wah Kok
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 373 - 389
  • [26] Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing
    Yang, Zhixi
    Li, Xianbin
    Yang, Jun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (14)
  • [27] A power and area efficient approximate carry skip adder for error resilient applications
    Patel, Sujit Kumar
    Garg, Bharat
    Rai, Shireesh Kumar
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2020, 28 (01) : 443 - 457
  • [28] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Abad, Sudeh Shirkavand Saleh
    Moaiyeri, Mohammad Hossein
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (03): : 3357 - 3372
  • [29] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Sudeh Shirkavand Saleh Abad
    Mohammad Hossein Moaiyeri
    The Journal of Supercomputing, 2023, 79 : 3357 - 3372
  • [30] A Power- and Area-Efficient Multirate Quasi-Cyclic LDPC Decoder
    Roberts, Michaelraj Kingston
    Jayabalan, Ramesh
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (06) : 2015 - 2035