An Area-Efficient Consolidated Configurable Error Correction for Approximate Hardware Accelerators

被引:8
|
作者
Mazahir, Sana [1 ]
Hasan, Osman [1 ]
Hafiz, Rehan [2 ]
Shafique, Muhammad [3 ]
Henkel, Joerg [3 ]
机构
[1] Natl Univ Sci & Technol, Sch Elect Engn & Comp Sci, Islamabad, Pakistan
[2] Informat Technol Univ, Dept Elect Engn, Lahore, Pakistan
[3] Karlsruhe Inst Technol, Chair Embedded Syst, D-76021 Karlsruhe, Germany
关键词
D O I
10.1145/2897937.2897981
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate adders are widely being advocated for developing hardware accelerators to perform complex arithmetic operations. Most of the state-of-the-art accuracy configurable approximate adders utilize some integrated Error Detection and Correction (EDC) circuitry. Consequently, the accumulated area overhead due to the EDC (integrated within individual adders) is significant. In this paper, we propose a low-cost Consolidated Error Correction (CEC) unit, that essentially corrects the accumulated error at the accelerator output. The proposed CEC is based on a mathematical model of approximation error. We integrate our CEC unit in approximate hardware accelerators deployed in different applications to demonstrate its area savings and speed enhancement compared to state-of-the-art.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Automatic design of area-efficient configurable ASIC cores
    Compton, Katherine
    Hauck, Scott
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (05) : 662 - 672
  • [2] Area-efficient error protection for caches
    Kim, Soontae
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1282 - 1287
  • [3] ECAx: Balancing Error Correction Costs in Approximate Accelerators
    Castro-Godinez, Jorge
    Shafique, Muhammad
    Henkel, Joerg
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2019, 18 (05)
  • [4] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems
    Bhardwaj, Kartikeya
    Mane, Pravin S.
    Henkel, Joerg
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
  • [5] Accuracy-configurable Approximate Multiplier With Error Detection and Correction
    Mehta, Ashutosh
    Maurya, Shivani
    Sharief, Nawaz
    Pranay, Babu M.
    Jandhyala, Srivatsava
    Purini, Suresh
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [6] Algorithmic aspects of area-efficient hardware/software partitioning
    Wu Jigang
    Thambipillai Srikanthan
    The Journal of Supercomputing, 2006, 38 : 223 - 235
  • [7] Lower-error and area-efficient antilogarithmic converters with bit-correction schemes
    Juang, Tso-Bing
    Kuo, Han-Lung
    Jan, Kai-Shiang
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2016, 39 (01) : 57 - 63
  • [8] Design of An Area-Efficient Hardware Filter for Embedded System
    Kim, Ji Kwang
    Gwon, Oh Scong
    Lee, Scung Eun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 229 - 230
  • [9] Algorithmic aspects of area-efficient hardware/software partitioning
    Wu Jigang
    Srikanthan, Thambipillai
    JOURNAL OF SUPERCOMPUTING, 2006, 38 (03): : 223 - 235
  • [10] Design and realization of area-efficient approximate multiplier structures for
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 102