Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems

被引:0
|
作者
Bhardwaj, Kartikeya [1 ]
Mane, Pravin S. [1 ]
Henkel, Joerg [2 ]
机构
[1] BITS Pilani, Elect & Elect Engg, Goa Campus, Pilani 403726, Goa, India
[2] Karlsruhe Inst Technol, Dept Comp Sci, D-76021 Karlsruhe, Germany
关键词
Approximate multiplier; Bit-width aware multiplication algorithm; Wallace tree; Error-resilient systems;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Today in sub-nanometer regime, chip/system designers add accuracy as a new constraint to optimize Latency-Power-Area (LPA) metrics. In this paper, we present a new power and area-efficient Approximate Wallace Tree Multiplier (AWTM) for error-tolerant applications. We propose a bit-width aware approximate multiplication algorithm for optimal design of our multiplier. We employ a carry-in prediction method to reduce the critical path. It is further augmented with hardware efficient precomputation of carry-in. We also optimize our multiplier design for latency, power and area using Wallace trees. Accuracy as well as LPA design metrics are used to evaluate our approximate multiplier designs of different bit-widths, i.e. 4 x 4, 8 x 8 and 16 x 16. The simulation results show that we obtain a mean accuracy of 99.85% to 99.965%. Single cycle implementation of AWTM gives almost 24% reduction in latency. We achieve significant reduction in power and area, i.e. up to 41.96% and 34.49% respectively that clearly demonstrates the merits of our proposed AWTM design. Finally, AWTM is used to perform a real time application on a benchmark image. We obtain up to 39% reduction in power and 30% reduction in area without any loss in image quality.
引用
收藏
页码:263 / +
页数:2
相关论文
共 50 条
  • [1] Design of area-efficient modified decoder-based imprecise multiplier for error-resilient applications
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    MICROELECTRONICS JOURNAL, 2023, 141
  • [2] An Area-Efficient Error-Resilient Ultralow-Power Subthreshold ECG Processor
    Han, Jun
    Zhang, Yicheng
    Huang, Shan
    Chen, Mengyuan
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (10) : 984 - 988
  • [3] Approximate Compressors for Error-Resilient Multiplier Design
    Yang, Zhixi
    Han, Jie
    Lombardi, Fabrizio
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 183 - 186
  • [4] Approximate Karatsuba multiplier for error-resilient applications
    Jain, Riya
    Pandey, Neeta
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 130
  • [5] An Ultra-Efficient Approximate Multiplier With Error Compensation for Error-Resilient Applications
    Sabetzadeh, Farnaz
    Moaiyeri, Mohammad Hossein
    Ahmadinejad, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 776 - 780
  • [6] An Area-Efficient Majority Logic-Based Approximate Adders with Low Delay for Error-Resilient Applications
    M. C. Parameshwara
    Naeem Maroof
    Circuits, Systems, and Signal Processing, 2022, 41 : 4977 - 4997
  • [7] An Area-Efficient Majority Logic-Based Approximate Adders with Low Delay for Error-Resilient Applications
    Parameshwara, M. C.
    Maroof, Naeem
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (09) : 4977 - 4997
  • [8] Low Power Signal Processing via Approximate Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 546 - 551
  • [9] Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture
    Leme, Mateus Terribele
    Paim, Guilherme
    Rocha, Leandro M. G.
    Uckert, Patricia
    Lima, Vitor G.
    Soarest, Rafael
    da Costat, Eduardo A. C.
    Bampi, Sergio
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1084 - 1087
  • [10] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)