An Area-Efficient Consolidated Configurable Error Correction for Approximate Hardware Accelerators

被引:8
|
作者
Mazahir, Sana [1 ]
Hasan, Osman [1 ]
Hafiz, Rehan [2 ]
Shafique, Muhammad [3 ]
Henkel, Joerg [3 ]
机构
[1] Natl Univ Sci & Technol, Sch Elect Engn & Comp Sci, Islamabad, Pakistan
[2] Informat Technol Univ, Dept Elect Engn, Lahore, Pakistan
[3] Karlsruhe Inst Technol, Chair Embedded Syst, D-76021 Karlsruhe, Germany
关键词
D O I
10.1145/2897937.2897981
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate adders are widely being advocated for developing hardware accelerators to perform complex arithmetic operations. Most of the state-of-the-art accuracy configurable approximate adders utilize some integrated Error Detection and Correction (EDC) circuitry. Consequently, the accumulated area overhead due to the EDC (integrated within individual adders) is significant. In this paper, we propose a low-cost Consolidated Error Correction (CEC) unit, that essentially corrects the accumulated error at the accelerator output. The proposed CEC is based on a mathematical model of approximation error. We integrate our CEC unit in approximate hardware accelerators deployed in different applications to demonstrate its area savings and speed enhancement compared to state-of-the-art.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Area-Efficient Error Detection Structure for Linear Feedback Shift Registers
    Shin, Hwasoo
    Choi, Soyeon
    Park, Jiwoon
    Kong, Byeong Yong
    Yoo, Hoyoung
    ELECTRONICS, 2020, 9 (01)
  • [32] Area-Efficient Instruction Set Extension Exploration with Hardware Design Space Exploration
    Wu, I-Wei
    Chung, Chung-Ping
    Shann, Jean Jyh-Jiun
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (05) : 1641 - 1657
  • [33] Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture
    Leme, Mateus Terribele
    Paim, Guilherme
    Rocha, Leandro M. G.
    Uckert, Patricia
    Lima, Vitor G.
    Soarest, Rafael
    da Costat, Eduardo A. C.
    Bampi, Sergio
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1084 - 1087
  • [34] Reconfigurable Hardware Architecture of Area-Efficient Multimode Successive Cancellation (SC) Decoder
    Shih, Xin-Yu
    Tsai, Jui-Hung
    Li, Bing-Xuan
    Huang, Chi-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (04) : 2291 - 2295
  • [35] Area-Efficient Iterative Logarithmic Approximate Multipliers for IEEE 754 and Posit Numbers
    Kim, Sunwoong
    Norris, Cameron J.
    Oelund, James I.
    Rutenbar, Rob A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (03) : 455 - 467
  • [36] Area-Efficient Configurable High-Throughput Signal Detector Supporting Multiple MIMO Modes
    Liu, Liang
    Lofgren, Johan
    Nilsson, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) : 2085 - 2096
  • [37] HEALM: Hardware-Efficient Approximate Logarithmic Multiplier with Reduced Error
    Yu, Shuyuan
    Tasnim, Maliha
    Tan, Sheldon X. -D.
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 37 - 42
  • [38] A Framework for Area-efficient Multi-task BERT Execution on ReRAM-based Accelerators
    Kang, Myeonggu
    Shin, Hyein
    Shin, Jaekang
    Kim, Lee-Sup
    2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [39] AREA-EFFICIENT COMPUTING STRUCTURES FOR CONCURRENT ERROR-DETECTION IN SYSTOLIC ARRAYS
    ESONU, MO
    ALKHALILI, AJ
    HARIRI, S
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (03): : 237 - 260
  • [40] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619