Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design

被引:7
|
作者
Kumar, Sunil [1 ]
Raj, Balwant [1 ]
Raj, Balwinder [1 ]
机构
[1] Natl Inst Tech Teachers Training & Res, Dept Elect & Commun Engn, Chandigarh, India
关键词
DMDG-TFET; High-k (HfO2); Low-k (SiO2); Ambipolar current; Gate-drain overlap; SRAM; FIELD-EFFECT TRANSISTORS; TUNNEL FET; CAPACITANCE; VOLTAGE;
D O I
10.1007/s12633-020-00547-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
In this paper; we propose DMDG-GDOV TFET device structure for low leakage current. Considering the potential benefits of DMDG-TFET, emphasize with Gate Drain Overlap (GDOV) has been simulated with high-k (HfO2) and low-k (SiO2) which results in elevated ON current (I-ON) as well as less leakage current. The gate region and drain region overlap shows low leakage current as compared to non-overlap gate terminal on drain side in DMDG-TFET. This gate-region on drain-region overlap reduces the electric field in the ambipolar condition and exhausts the carrier in the drain terminal side away from the junction. However, gate electrode overlapped on drain side inevitably enhances the gate-to drain capacitance (C-GD) i.e. Miller Capacitance due to increase in overlap capacitance (C-OV) and inversion capacitance (C-inv). Hence by using high-k dielectric and low-k dielectric deposition over channel region and source-drain region respectively with dual-metal gate technique, the C(GD)capacitances has been reduced. This C(GD)further reduces the intrinsic delay by adjusting the gate metal work function of dual metal where CYRILLIC CAPITAL LETTER EF(Tgate)is (4.3 eV) greater than CYRILLIC CAPITAL LETTER EFSgate(4.1 eV).
引用
收藏
页码:1599 / 1607
页数:9
相关论文
共 32 条
  • [1] Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design
    Sunil Kumar
    Balwant Raj
    Balwinder Raj
    Silicon, 2021, 13 : 1599 - 1607
  • [2] Analysis of ION and Ambipolar Current for Dual-Material Gate-Drain Overlapped DG-TFET
    Kumar, Sunil
    Raj, Balwinder
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (03) : 323 - 333
  • [3] Design and Analysis of a Novel Asymmetric Source Dual-Material DG-TFET with Germanium Pocket
    Kaur, Arashpreet
    Saini, Gaurav
    SILICON, 2023, 15 (06) : 2889 - 2900
  • [4] Design and Analysis of a Novel Asymmetric Source Dual-Material DG-TFET with Germanium Pocket
    Arashpreet Kaur
    Gaurav Saini
    Silicon, 2023, 15 : 2889 - 2900
  • [5] Performance Assessment of GaAs Pocket-Doped Dual-Material Gate-Oxide-Stack DG-TFET at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    Chaturvedi, Saurabh
    Tyagi, Kapil Dev
    Tyagi, Vaibhav Bhushan
    IET CIRCUITS DEVICES & SYSTEMS, 2024, 2024
  • [6] Analytical modeling of asymmetric hetero-dielectric engineered dual-material DG-TFET
    Dinesh Kumar Dash
    Priyanka Saha
    Subir Kumar Sarkar
    Journal of Computational Electronics, 2018, 17 : 181 - 191
  • [7] Analytical modeling of asymmetric hetero-dielectric engineered dual-material DG-TFET
    Dash, Dinesh Kumar
    Saha, Priyanka
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (01) : 181 - 191
  • [8] Tunneling Path based Analytical Drain Current Model for Double Gate Tunnel FET (DG-TFET)
    Sahoo, S.
    Panda, S.
    Mishra, G. P.
    Dash, S.
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 337 - 341
  • [9] Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET
    Swathi, Tallapaneni Naga
    Megala, V
    SILICON, 2023, 15 (01) : 337 - 343
  • [10] Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET
    Tallapaneni Naga Swathi
    V. Megala
    Silicon, 2023, 15 : 337 - 343