Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design

被引:7
|
作者
Kumar, Sunil [1 ]
Raj, Balwant [1 ]
Raj, Balwinder [1 ]
机构
[1] Natl Inst Tech Teachers Training & Res, Dept Elect & Commun Engn, Chandigarh, India
关键词
DMDG-TFET; High-k (HfO2); Low-k (SiO2); Ambipolar current; Gate-drain overlap; SRAM; FIELD-EFFECT TRANSISTORS; TUNNEL FET; CAPACITANCE; VOLTAGE;
D O I
10.1007/s12633-020-00547-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
In this paper; we propose DMDG-GDOV TFET device structure for low leakage current. Considering the potential benefits of DMDG-TFET, emphasize with Gate Drain Overlap (GDOV) has been simulated with high-k (HfO2) and low-k (SiO2) which results in elevated ON current (I-ON) as well as less leakage current. The gate region and drain region overlap shows low leakage current as compared to non-overlap gate terminal on drain side in DMDG-TFET. This gate-region on drain-region overlap reduces the electric field in the ambipolar condition and exhausts the carrier in the drain terminal side away from the junction. However, gate electrode overlapped on drain side inevitably enhances the gate-to drain capacitance (C-GD) i.e. Miller Capacitance due to increase in overlap capacitance (C-OV) and inversion capacitance (C-inv). Hence by using high-k dielectric and low-k dielectric deposition over channel region and source-drain region respectively with dual-metal gate technique, the C(GD)capacitances has been reduced. This C(GD)further reduces the intrinsic delay by adjusting the gate metal work function of dual metal where CYRILLIC CAPITAL LETTER EF(Tgate)is (4.3 eV) greater than CYRILLIC CAPITAL LETTER EFSgate(4.1 eV).
引用
收藏
页码:1599 / 1607
页数:9
相关论文
共 32 条
  • [21] EMA-based modeling of the surface potential and drain current of dual-material gate-all-around TFETs
    Varun Mishra
    Yogesh Kumar Verma
    Prateek Kishor Verma
    Santosh Kumar Gupta
    Journal of Computational Electronics, 2018, 17 : 1596 - 1602
  • [22] EMA-based modeling of the surface potential and drain current of dual-material gate-all-around TFETs
    Mishra, Varun
    Verma, Yogesh Kumar
    Verma, Prateek Kishor
    Gupta, Santosh Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (04) : 1596 - 1602
  • [23] Design and Investigation of Dielectrically Modulated Dual-Material Gate-Oxide-Stack Double-Gate TFET for Label-Free Detection of Biomolecules
    Singh, Km Sucheta
    Kumar, Satyendra
    Nigam, Kaushal
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (11) : 5784 - 5791
  • [24] An analytical drain current model for dual-material gate graded-channel and dual-oxide thickness cylindrical gate (DMG-GC-DOT) MOSFET
    Jaafar H.
    Aouaj A.
    Bouziane A.
    Iñiguez B.
    Nanoscience and Nanotechnology - Asia, 2019, 9 (02): : 291 - 297
  • [25] High On-Current and Low Threshold GaSb-InAs Heterostructure Dual-Material DG Tunnel-FET
    Abdullah-Al-Kaiser, Md.
    Paul, Dip Joti
    Khosru, Quazi D. M.
    2017 IEEE REGION 10 HUMANITARIAN TECHNOLOGY CONFERENCE (R10-HTC), 2017, : 494 - 497
  • [26] Design of Si0.45Ge0.55-based core-shell-type dual-material dual-gate nanotube TFET with source pocket technique
    Singh, Navaneet Kumar
    Kar, R.
    Mandal, D.
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (04):
  • [27] Design of Si0.45Ge0.55-based core–shell-type dual-material dual-gate nanotube TFET with source pocket technique
    Navaneet Kumar Singh
    R. Kar
    D. Mandal
    Applied Physics A, 2021, 127
  • [28] Improved Drain Current Characteristics of Germanium Source Triple Material Double Gate Hetero-Dielectric Stacked TFET for Low Power Applications
    C. Sheeja Herobin Rani
    K. Bhoopathy Bagan
    R. Solomon Roach
    Silicon, 2021, 13 : 2753 - 2762
  • [29] Improved Drain Current Characteristics of Germanium Source Triple Material Double Gate Hetero-Dielectric Stacked TFET for Low Power Applications
    Rani, C. Sheeja Herobin
    Bagan, K. Bhoopathy
    Roach, R. Solomon
    SILICON, 2021, 13 (08) : 2753 - 2762
  • [30] Mole Fraction and Device Reliability Analysis of Vertical-Tunneling-Attributed Dual-Material Double-Gate Heterojunction-TFET with Si0.7Ge0.3 Source Region at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (12)