Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design

被引:7
|
作者
Kumar, Sunil [1 ]
Raj, Balwant [1 ]
Raj, Balwinder [1 ]
机构
[1] Natl Inst Tech Teachers Training & Res, Dept Elect & Commun Engn, Chandigarh, India
关键词
DMDG-TFET; High-k (HfO2); Low-k (SiO2); Ambipolar current; Gate-drain overlap; SRAM; FIELD-EFFECT TRANSISTORS; TUNNEL FET; CAPACITANCE; VOLTAGE;
D O I
10.1007/s12633-020-00547-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
In this paper; we propose DMDG-GDOV TFET device structure for low leakage current. Considering the potential benefits of DMDG-TFET, emphasize with Gate Drain Overlap (GDOV) has been simulated with high-k (HfO2) and low-k (SiO2) which results in elevated ON current (I-ON) as well as less leakage current. The gate region and drain region overlap shows low leakage current as compared to non-overlap gate terminal on drain side in DMDG-TFET. This gate-region on drain-region overlap reduces the electric field in the ambipolar condition and exhausts the carrier in the drain terminal side away from the junction. However, gate electrode overlapped on drain side inevitably enhances the gate-to drain capacitance (C-GD) i.e. Miller Capacitance due to increase in overlap capacitance (C-OV) and inversion capacitance (C-inv). Hence by using high-k dielectric and low-k dielectric deposition over channel region and source-drain region respectively with dual-metal gate technique, the C(GD)capacitances has been reduced. This C(GD)further reduces the intrinsic delay by adjusting the gate metal work function of dual metal where CYRILLIC CAPITAL LETTER EF(Tgate)is (4.3 eV) greater than CYRILLIC CAPITAL LETTER EFSgate(4.1 eV).
引用
收藏
页码:1599 / 1607
页数:9
相关论文
共 32 条