Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET

被引:1
|
作者
Swathi, Tallapaneni Naga [1 ]
Megala, V [1 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Chennai 600089, Tamil Nadu, India
关键词
Dual gate TFET; HfO2; SiO2; TCAD ATLAS; MOSFET;
D O I
10.1007/s12633-022-01809-1
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
A unique Symmetrical Dual Metal Gate Extended on drain side with overlapped and underlapped three regions of Tunnel Field Effect Transistor (DG-ED-TFET) have been designed and demonstrated in this work. The DG-ED-TFET device is formed by a nanogap cavity with an extended symmetrical gate on the drain side with three different materials being consisting of Titanium Dioxide (TiO2), Silicon Dioxide (SiO2), and Hafnium Oxide (HfO2). The innovative TFET device is invented by Silvaco TCAD ATLAS with device dimensions of 60 nm and symmetrical Gate length of 10 nm modernizations. The symmetrical Gate with 10 nm innovation is considered with the same work functions in ATLAS. The proposed DG-ED-TFET structure increases the affectability compared to single gate TFET and Dual Material Gate TFET. This device overcome the low Drain Current (I-D) limitations of conventional TFETs. Thus, the proposed nanogap cavity Advanced TFET device has good potential to attract Low power applications.
引用
收藏
页码:337 / 343
页数:7
相关论文
共 50 条
  • [1] Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET
    Tallapaneni Naga Swathi
    V. Megala
    Silicon, 2023, 15 : 337 - 343
  • [2] Qualitative Analysis of Dual Material Gate (SiO2/HfO2) Underlapped on Drain Side TFET (DMGUD-TFET) Using Work Function Engineering
    Tallapaneni, Naga Swathi
    Megala, V
    SILICON, 2022, 14 (17) : 11667 - 11673
  • [3] Qualitative Analysis of Dual Material Gate (SiO2/HfO2) Underlapped on Drain Side TFET (DMGUD-TFET) Using Work Function Engineering
    Naga Swathi Tallapaneni
    V. Megala
    Silicon, 2022, 14 : 11667 - 11673
  • [4] Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design
    Sunil Kumar
    Balwant Raj
    Balwinder Raj
    Silicon, 2021, 13 : 1599 - 1607
  • [5] Dual-Material Gate-Drain Overlapped DG-TFET Device for Low Leakage Current Design
    Kumar, Sunil
    Raj, Balwant
    Raj, Balwinder
    SILICON, 2021, 13 (05) : 1599 - 1607
  • [6] Pocketed dual metal gate TFET: Design and simulation
    Khan, Anam
    Loan, Sajad A.
    MATERIALS TODAY COMMUNICATIONS, 2023, 35
  • [7] Gate Drain Underlapped-PNIN-GAA-TFET for Comprehensively Upgraded Analog/RF Performance
    Madan, Jaya
    Chaujar, Rishu
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 102 : 17 - 26
  • [8] DC and Analog/RF Performance Analysis of Gate-Drain Underlapped and Channel Engineered TFET
    Ghosh, Sudipta
    Bose, Sayan
    Anwar, Wahid
    Banerjee, Madhusree
    Venkateswaran, P.
    Sarkar, Subir Kumar
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 70 - 74
  • [9] Overlapped Gate-Source/Drain H-shaped TFET: Proposal, Design and Linearity Analysis
    Utkarsh Upadhyay
    Ashish Raman
    Ravi Ranjan
    Naveen Kumar
    Silicon, 2022, 14 : 6415 - 6424
  • [10] Design considerations of underlapped source/drain regions with the Gaussian doping profile in nano-double-gate MOSFETs: A quantum simulation
    Charmi, Morteza
    Orouji, Ali A.
    Mashayekhi, Hamid R.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2013, 16 (02) : 311 - 317