Gate Drain Underlapped-PNIN-GAA-TFET for Comprehensively Upgraded Analog/RF Performance

被引:59
|
作者
Madan, Jaya [1 ]
Chaujar, Rishu [1 ]
机构
[1] Delhi Technol Univ, Dept Engn Phys, Microelect Res Lab, Bawana Rd, Delhi 110042, India
关键词
Band to band tunneling (BTBT); Source pocket; Gate-drain underlapping (GDU); Parasitic capacitance; Tunneling FET (TFET); TUNNEL FET; TRANSISTOR;
D O I
10.1016/j.spmi.2016.12.034
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This work integrates the merits of gate-drain underlapping (GDU) and N+ source pocket on cylindrical gate all around tunnel FET (GM-TFET) to form GDU-PNIN-GAA-TFET. It is analysed that the source pocket located at the source-channel junction narrows the tunneling barrier width at the tunneling junction and thereby enhances the ON-state current of GAA-TFET. Further, it is obtained that the GDU resists the extension of carrier density (built-up under the gated region) towards the drain side (under the underlapped length), thereby suppressing the ambipolar current and reducing the parasitic capacitances of GAA-TFET. Consequently, the amalgamated merits of both engineering schemes are obtained in GDU-PNIN-GAA-TFET that thus conquers the greatest challenges faced by TFET. Thus, GDU-PNIN-GAA-TFET results in an up-gradation in the overall performance of GAA-TFET. Moreover, it is realised that the RF figure of merits FOMs such as cut-off frequency (f(T)) and maximum oscillation frequency (f(MAX)) are also considerably improved with integration of source pocket on GAA-TFET. Thus, the improved analog and RF performance of GDU-PNIN-GAA-TFET makes it ideal for low power and high-speed applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:17 / 26
页数:10
相关论文
共 50 条
  • [1] DC and Analog/RF Performance Analysis of Gate-Drain Underlapped and Channel Engineered TFET
    Ghosh, Sudipta
    Bose, Sayan
    Anwar, Wahid
    Banerjee, Madhusree
    Venkateswaran, P.
    Sarkar, Subir Kumar
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 70 - 74
  • [2] Gate Drain Underlapping: A Performance Enhancer For HD-GAA-TFET
    Madan, Jaya
    Pandey, Rahul
    Chaujar, Rishu
    MATERIALS TODAY-PROCEEDINGS, 2018, 5 (09) : 17453 - 17463
  • [3] Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET
    Tallapaneni Naga Swathi
    V. Megala
    Silicon, 2023, 15 : 337 - 343
  • [4] Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET
    Swathi, Tallapaneni Naga
    Megala, V
    SILICON, 2023, 15 (01) : 337 - 343
  • [5] Impact of Drain Thickness Asymmetry on DC and Analog/RF Performance of an n-type SiGe/Si Double Gate TFET
    Panda, Shwetapadma
    Dash, Sidhartha
    SILICON, 2023, 15 (05) : 2173 - 2183
  • [6] Impact of Drain Thickness Asymmetry on DC and Analog/RF Performance of an n-type SiGe/Si Double Gate TFET
    Shwetapadma Panda
    Sidhartha Dash
    Silicon, 2023, 15 : 2173 - 2183
  • [7] Analysis of DC and analog/RF performance on Cyl-GAA-TFET using distinct device geometry
    S.K.Vishvakarma
    Ankur Beohar
    Vikas Vijayvargiya
    Priyal Trivedi
    Journal of Semiconductors, 2017, (07) : 68 - 74
  • [8] Analysis of DC and analog/RF performance on Cyl-GAA-TFET using distinct device geometry
    S.K.Vishvakarma
    Ankur Beohar
    Vikas Vijayvargiya
    Priyal Trivedi
    Journal of Semiconductors, 2017, 38 (07) : 68 - 74
  • [9] Performance analysis of gate stacked with nitride GAA-TFET
    Sharma, Nitika
    Garg, Nidhi
    Kaur, Gurpreet
    MATERIALS TODAY-PROCEEDINGS, 2020, 28 : 1683 - 1689
  • [10] Improvement of C-shaped pocket TFET with sandwiched drain for ambipolar performance and analog/RF performance
    Xiao, Wanyang
    Wang, Liang
    Peng, Yu
    Ding, Yafei
    Ma, Yingjie
    Yang, Fang
    Liu, Weijing
    Zhao, Zimiao
    Xu, Jie
    Tang, Min
    Bai, Wei
    Tang, Xiaodong
    MICROELECTRONICS JOURNAL, 2024, 148