Gate Drain Underlapped-PNIN-GAA-TFET for Comprehensively Upgraded Analog/RF Performance

被引:59
|
作者
Madan, Jaya [1 ]
Chaujar, Rishu [1 ]
机构
[1] Delhi Technol Univ, Dept Engn Phys, Microelect Res Lab, Bawana Rd, Delhi 110042, India
关键词
Band to band tunneling (BTBT); Source pocket; Gate-drain underlapping (GDU); Parasitic capacitance; Tunneling FET (TFET); TUNNEL FET; TRANSISTOR;
D O I
10.1016/j.spmi.2016.12.034
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This work integrates the merits of gate-drain underlapping (GDU) and N+ source pocket on cylindrical gate all around tunnel FET (GM-TFET) to form GDU-PNIN-GAA-TFET. It is analysed that the source pocket located at the source-channel junction narrows the tunneling barrier width at the tunneling junction and thereby enhances the ON-state current of GAA-TFET. Further, it is obtained that the GDU resists the extension of carrier density (built-up under the gated region) towards the drain side (under the underlapped length), thereby suppressing the ambipolar current and reducing the parasitic capacitances of GAA-TFET. Consequently, the amalgamated merits of both engineering schemes are obtained in GDU-PNIN-GAA-TFET that thus conquers the greatest challenges faced by TFET. Thus, GDU-PNIN-GAA-TFET results in an up-gradation in the overall performance of GAA-TFET. Moreover, it is realised that the RF figure of merits FOMs such as cut-off frequency (f(T)) and maximum oscillation frequency (f(MAX)) are also considerably improved with integration of source pocket on GAA-TFET. Thus, the improved analog and RF performance of GDU-PNIN-GAA-TFET makes it ideal for low power and high-speed applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:17 / 26
页数:10
相关论文
共 50 条
  • [21] GaSb/GaAs Type-II heterojunction GAA-TFET with core source for enhanced analog/RF performance and reliability
    Karthik, Kadava R. N.
    Pandey, Chandan Kumar
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023,
  • [22] Gate misalignment effect on electrical characteristics and comparison of Analog/RF performance parameters of triple metal dual gate vertical TFET
    Kumbhar, Rohit R.
    Agarwal, Rajesh
    MICRO AND NANOSTRUCTURES, 2025, 198
  • [23] Performance Investigation of Dual Material Gate Stack Schottky-Barrier Source/Drain GAA MOSFET for Analog Applications
    Kumar, Manoj
    Haldar, Subhasis
    Gupta, Mridula
    Gupta, R. S.
    PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 223 - +
  • [24] Comparative investigation of novel hetero gate dielectric and drain engineered charge plasma TFET for improved DC and RF performance
    Yadav, Dharmendra Singh
    Verma, Abhishek
    Sharma, Dheeraj
    Tirkey, Sukeshni
    Raad, Bhagwan Ram
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 123 - 133
  • [25] Qualitative Analysis of Dual Material Gate (SiO2/HfO2) Underlapped on Drain Side TFET (DMGUD-TFET) Using Work Function Engineering
    Tallapaneni, Naga Swathi
    Megala, V
    SILICON, 2022, 14 (17) : 11667 - 11673
  • [26] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Kumar, Bhavya
    Chaujar, Rishu
    SILICON, 2021, 13 (03) : 919 - 927
  • [27] Impact of gate overlap and underlap on analog/RF and linearity performance of dual-material gate-oxide-stack double-gate TFET
    Priyanka Verma
    Kaushal Nigam
    Satyendra Kumar
    Applied Physics A, 2022, 128
  • [28] Analog and RF Performance Evaluation of Junctionless Accumulation Mode (JAM) Gate Stack Gate All Around (GS-GAA) FinFET
    Bhavya Kumar
    Rishu Chaujar
    Silicon, 2021, 13 : 919 - 927
  • [29] Impact of gate overlap and underlap on analog/RF and linearity performance of dual-material gate-oxide-stack double-gate TFET
    Verma, Priyanka
    Nigam, Kaushal
    Kumar, Satyendra
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (11):
  • [30] Qualitative Analysis of Dual Material Gate (SiO2/HfO2) Underlapped on Drain Side TFET (DMGUD-TFET) Using Work Function Engineering
    Naga Swathi Tallapaneni
    V. Megala
    Silicon, 2022, 14 : 11667 - 11673