Design and Simulation of Symmetrical Dual Gate on Drain Side with Overlapped and Underlapped Regions of TFET

被引:1
|
作者
Swathi, Tallapaneni Naga [1 ]
Megala, V [1 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Chennai 600089, Tamil Nadu, India
关键词
Dual gate TFET; HfO2; SiO2; TCAD ATLAS; MOSFET;
D O I
10.1007/s12633-022-01809-1
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
A unique Symmetrical Dual Metal Gate Extended on drain side with overlapped and underlapped three regions of Tunnel Field Effect Transistor (DG-ED-TFET) have been designed and demonstrated in this work. The DG-ED-TFET device is formed by a nanogap cavity with an extended symmetrical gate on the drain side with three different materials being consisting of Titanium Dioxide (TiO2), Silicon Dioxide (SiO2), and Hafnium Oxide (HfO2). The innovative TFET device is invented by Silvaco TCAD ATLAS with device dimensions of 60 nm and symmetrical Gate length of 10 nm modernizations. The symmetrical Gate with 10 nm innovation is considered with the same work functions in ATLAS. The proposed DG-ED-TFET structure increases the affectability compared to single gate TFET and Dual Material Gate TFET. This device overcome the low Drain Current (I-D) limitations of conventional TFETs. Thus, the proposed nanogap cavity Advanced TFET device has good potential to attract Low power applications.
引用
收藏
页码:337 / 343
页数:7
相关论文
共 50 条
  • [31] Optimization of Design Parameters for Vertical Tunneling Based Dual Metal Dual Gate TFET
    Paras, N.
    Chauhan, S. S.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATION ENGINEERING (ICACCE-2019), 2019,
  • [32] The impact of high-k gate dielectric and FIBL on performance of nano DG-MOSFETs with underlapped source/drain regions
    Charmi, Morteza
    Mashayekhi, Hamid R.
    Orouji, Ali A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (01) : 307 - 312
  • [33] The impact of high-k gate dielectric and FIBL on performance of nano DG-MOSFETs with underlapped source/drain regions
    Morteza Charmi
    Hamid R. Mashayekhi
    Ali A. Orouji
    Journal of Computational Electronics, 2014, 13 : 307 - 312
  • [34] Modeling and simulation of a dual-material asymmetric heterodielectric-gate TFET
    I. Vivek Anand
    T. S. Arun Samuel
    P. Vimala
    Journal of Computational Electronics, 2020, 19 : 1450 - 1462
  • [35] Modeling and simulation of a dual-material asymmetric heterodielectric-gate TFET
    Vivek Anand, I.
    Arun Samuel, T. S.
    Vimala, P.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (04) : 1450 - 1462
  • [36] Design and simulation of nanoscale double-gate TFET/tunnel CNTFET
    Shashi Bala
    Mamta Khosla
    Journal of Semiconductors, 2018, (04) : 38 - 42
  • [37] Design and simulation of nanoscale double-gate TFET/tunnel CNTFET
    Bala, Shashi
    Khosla, Mamta
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (04)
  • [38] Design and simulation of nanoscale double-gate TFET/tunnel CNTFET
    Shashi Bala
    Mamta Khosla
    Journal of Semiconductors, 2018, 39 (04) : 38 - 42
  • [39] Design of a 20 nm T-gate MOSFET with a source/drain-to-gate non-overlapped structure
    Lee, H
    Shin, H
    Lee, J
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 44 (01) : 65 - 68
  • [40] Design considerations of source and drain regions in nano double gate MOSFETs
    Orouji, Ali A.
    Mashayekhi, Hamid R.
    Charmi, Morteza
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2012, 15 (05) : 572 - 577