Enhancing topological ATPG with high-level information and symbolic techniques

被引:0
|
作者
Corno, F [1 ]
Patel, JH [1 ]
Rudnick, EM [1 ]
Reorda, MS [1 ]
Vietti, R [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
D O I
10.1109/ICCD.1998.727096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a method to enhance topological ATPG algorithms by exploiting some information computed through symbolic techniques. Since symbolic techniques can only be applied to small circuits, suitable circuit portions (named macros) are first selected, and then symbolic techniques are used to analyze their state graphs. The topological ATPG algorithm benefits from this analysis to bound its search tree. Experimental results show that the pro posed approach is effective in reducing the required CPU time and increasing both the Fault Coverage and the Fault Efficiency. When high-level information about the circuit behavior and structure is available, it can be fruitfully exploited for macro selection.
引用
下载
收藏
页码:504 / 509
页数:6
相关论文
共 50 条
  • [41] Advanced High-Level Synthesis techniques based on metamodel
    Cieszewski, Radoslaw
    Romaniuk, Ryszard
    Poźniak, Krzysztof
    Linczuk, Maciej
    International Journal of Electronics and Telecommunications, 2024, 70 (04) : 1049 - 1056
  • [42] HIGH-LEVEL SWITCHER INTERFACE IMPROVES EDITING TECHNIQUES
    RAYNER, B
    SMPTE JOURNAL, 1985, 94 (08): : 810 - 813
  • [43] SOFTWARE TECHNIQUES IN ADA FOR HIGH-LEVEL HARDWARE DESCRIPTIONS
    GHOSH, S
    IEEE CIRCUITS & DEVICES, 1986, 2 (02): : 32 - 47
  • [44] Function-level module sharing techniques in high-level synthesis
    Nishikawa, Hiroki
    Shirane, Kenta
    Nozaki, Ryohei
    Taniguchi, Ittetsu
    Tomiyama, Hiroyuki
    ETRI JOURNAL, 2020, 42 (04) : 527 - 533
  • [45] LPMs: high-level design uses low-level techniques
    Maxfield, Intergraph Computer Systems
    EDN, 10 (7pp):
  • [46] Exploiting behavioral information in gate-level ATPG
    Chiusano, S
    Corno, F
    Prinetto, P
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (1-2): : 141 - 148
  • [47] Enhancing high-level control-flow for improved testability
    Hsu, FF
    Rudnick, EM
    Patel, JH
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 322 - 328
  • [48] Information Technology Transformation: A High-Level Implementation Lesson
    Odeh M.F.
    IEEE Engineering Management Review, 2022, 50 (02): : 26 - 28
  • [49] RT-level TPG exploiting high-level synthesis information
    Chiusano, S
    Corno, F
    Prinetto, P
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 341 - 346
  • [50] High-Level Information Fusion in a Mission Planning Context
    Abielmona, Rami
    Kande, Joel Muteba
    Harb, Moufid
    Berger, Jean
    Petriu, Emil
    2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND VIRTUAL ENVIRONMENTS FOR MEASUREMENT SYSTEMS AND APPLICATIONS (IEEE CIVEMSA 2021), 2021,