Enhancing topological ATPG with high-level information and symbolic techniques

被引:0
|
作者
Corno, F [1 ]
Patel, JH [1 ]
Rudnick, EM [1 ]
Reorda, MS [1 ]
Vietti, R [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
D O I
10.1109/ICCD.1998.727096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a method to enhance topological ATPG algorithms by exploiting some information computed through symbolic techniques. Since symbolic techniques can only be applied to small circuits, suitable circuit portions (named macros) are first selected, and then symbolic techniques are used to analyze their state graphs. The topological ATPG algorithm benefits from this analysis to bound its search tree. Experimental results show that the pro posed approach is effective in reducing the required CPU time and increasing both the Fault Coverage and the Fault Efficiency. When high-level information about the circuit behavior and structure is available, it can be fruitfully exploited for macro selection.
引用
下载
收藏
页码:504 / 509
页数:6
相关论文
共 50 条
  • [31] A special issue on high-level information fusion
    Dasarathy, Belur V.
    INFORMATION FUSION, 2009, 10 (01) : 1 - 1
  • [32] High-level methods for quantum computation and information
    Abramsky, S
    19TH ANNUAL IEEE SYMPOSIUM ON LOGIC IN COMPUTER SCIENCE, PROCEEDINGS, 2004, : 410 - 414
  • [33] Face tracking with low-level and high-level information
    Xu, D
    Li, S
    Liu, ZK
    CHINESE JOURNAL OF ELECTRONICS, 2005, 14 (01): : 99 - 102
  • [34] Evaluation of call centre conversations based on a high-level symbolic representation
    Arco, Leticia
    Mosquera, Carlos
    Braho, Fabjola
    Clavel, Yisel
    Loeckx, Johan
    INTERSPEECH 2022, 2022, : 3663 - 3664
  • [35] High-Level Programming and Symbolic Reasoning on IoT Resource Constrained Devices
    Gaglio, Salvatore
    Lo Re, Giuseppe
    Martorella, Gloria
    Peri, Daniele
    INTERNET OF THINGS: USER-CENTRIC IOT, PT I, 2015, 150 : 58 - 63
  • [36] Symbolic simulation heuristics for high-level design descriptions with uninterpreted functions
    Hamaguchi, K
    SIXTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2001, : 25 - 30
  • [37] Towards a high-level implementation of flexible parallelism primitives for symbolic languages
    Casas, Amadeo
    Carro, Manuel
    Hermenegildo, Manuel
    PASCO'07: Proceedings of the 2007 International Workshop on Parallel Symbolic Computation, 2007, : 93 - 94
  • [38] Early Case Splitting and False Path Detection to Improve High Level ATPG Techniques
    Alizadeh, Bijan
    Fujita, Masahiro
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1463 - 1466
  • [39] Exploiting Behavioral Information in Gate-Level ATPG
    Silvia Chiusano
    Fulvio Corno
    Paolo Prinetto
    Journal of Electronic Testing, 1999, 14 : 141 - 148
  • [40] Exploiting behavioral information in gate-level ATPG
    Chiusano, Silvia
    Corno, Fulvio
    Prinetto, Paolo
    Journal of Electronic Testing: Theory and Applications (JETTA), 1999, 14 (01): : 141 - 148