Enhancing topological ATPG with high-level information and symbolic techniques

被引:0
|
作者
Corno, F [1 ]
Patel, JH [1 ]
Rudnick, EM [1 ]
Reorda, MS [1 ]
Vietti, R [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
D O I
10.1109/ICCD.1998.727096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a method to enhance topological ATPG algorithms by exploiting some information computed through symbolic techniques. Since symbolic techniques can only be applied to small circuits, suitable circuit portions (named macros) are first selected, and then symbolic techniques are used to analyze their state graphs. The topological ATPG algorithm benefits from this analysis to bound its search tree. Experimental results show that the pro posed approach is effective in reducing the required CPU time and increasing both the Fault Coverage and the Fault Efficiency. When high-level information about the circuit behavior and structure is available, it can be fruitfully exploited for macro selection.
引用
下载
收藏
页码:504 / 509
页数:6
相关论文
共 50 条
  • [21] Equivalence Checking of High-Level Designs Based on Symbolic Simulation
    Matsumoto, Takeshi
    Nishihara, Tasuku
    Kojima, Yoshihisa
    Fujita, Masahiro
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1129 - +
  • [22] NeuroLISP: High-level symbolic programming with attractor neural networks
    Davis, Gregory P.
    Katz, Garrett E.
    Gentili, Rodolphe J.
    Reggia, James A.
    NEURAL NETWORKS, 2022, 146 : 200 - 219
  • [23] Finite symbolic reachability graphs for high-level Petri nets
    Hameurlain, N
    Sibertin-Blanc, C
    ASIA PACIFIC SOFTWARE ENGINEERING CONFERENCE AND INTERNATIONAL COMPUTER SCIENCE CONFERENCE, PROCEEDINGS, 1997, : 150 - 159
  • [24] Integrating symbolic techniques in ATPG-based sequential logic optimization
    San Millán, E
    Entrena, L
    Espejo, JA
    Chiusano, S
    Corno, F
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 516 - 520
  • [25] COMPILATION TECHNIQUES FOR A HIGH-LEVEL LANGUAGE PROCESSOR
    WATSON, BW
    WITHAGEN, WJ
    STEVENS, MPJ
    MICROPROCESSING AND MICROPROGRAMMING, 1991, 32 (1-5): : 29 - 36
  • [26] INFORMATION SUPPLY OF HIGH-LEVEL SIW PLAN
    VETLOVA, NE
    KISELEVA, NV
    NAUCHNO-TEKHNICHESKAYA INFORMATSIYA SERIYA 1-ORGANIZATSIYA I METODIKA INFORMATSIONNOI RABOTY, 1983, (02): : 8 - 10
  • [27] Information fusion: A high-level architecture overview
    Salerno, J
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON INFORMATION FUSION, VOL I, 2002, : 680 - 686
  • [28] High-Level Context Information for Tasks in Teaching
    Schulz, Renee
    Isabwe, Ghislain Maurice N.
    Prinz, Andreas
    Hara, Takahiro
    ADVANCES IN HUMAN FACTORS IN TRAINING, EDUCATION, AND LEARNING SCIENCES, AHFE 2017, 2018, 596 : 278 - 289
  • [29] High-level information fusion and situation awareness
    Kokar, Mieczyslaw M.
    Ng, Gee Wah
    INFORMATION FUSION, 2009, 10 (01) : 2 - 5
  • [30] An integrated approach to high-level information fusion
    Sycara, Katia
    Glinton, Robin
    Yu, Bin
    Giampapa, Joseph
    Owens, Sean
    Lewis, Michael
    Grindle, L. T. C. Charles
    INFORMATION FUSION, 2009, 10 (01) : 25 - 50