A compact model for analysis and design of on-chip power network with decoupling capacitors

被引:1
|
作者
Zarkesh-Ha, P [1 ]
Doniger, K [1 ]
Loh, W [1 ]
Sun, D [1 ]
Stephani, R [1 ]
Priebe, G [1 ]
机构
[1] LSI Log Corp, Device Technol Div, Milpitas, CA 95035 USA
关键词
D O I
10.1109/ICCD.2003.1240877
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A compact model for analysis and design of the power distribution network with on-chip decoupling capacitor for high-power blocks is presented. The model is applied to a high-density content addressable memory (CAM) for verification. Utilizing HSIM, a complete power system including CAM block is simulated The simulation results confirm the accuracy of the compact model, which includes transient and steady slate voltage drops in the power distribution network Utilizing the compact model, a new design space for the power distribution network is proposed For given system-level parameters, such as power supply voltage, pin inductance, and system clock frequency, the new design space helps the designer to optimize the power distribution network for high-power blocks such as CAM. In particular, it enables the designer to quantify the minimum on-chip decoupling capacitor needed Finally, the impact of system level parameters on the design space is presented It is shown that the design space shrinks with the advancing technology This imposes the light restriction for high-end technology chip designer to meet the requirements for both transient and steady state noises.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [1] Analysis and Design of On-Chip Decoupling Capacitors
    Charania, Tasreen
    Opal, Ajoy
    Sachdev, Manoj
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (04) : 648 - 658
  • [2] On-Chip Power Network Optimization with Decoupling Capacitors and Controlled-ESRs
    Zhang, Wanping
    Zhang, Ling
    Shayan, Amirali
    Yu, Wenjian
    Hu, Xiang
    Zhu, Zhi
    Engin, Ege
    Cheng, Chung-Kuan
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 117 - +
  • [3] Nanoscale On-Chip Decoupling Capacitors
    Popovich, Mikhail
    Friedman, Eby G.
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 51 - +
  • [4] Effective radii of on-chip decoupling capacitors
    Popovich, Mikhail
    Sotman, Michael
    Kolodny, Avinoam
    Friedman, Eby G.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (07) : 894 - 907
  • [5] Analysis of the Influence of Substrate on the Performance of On-Chip MOS Decoupling Capacitors
    Rius, Josep
    Meijer, Maurice
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 484 - 494
  • [6] Modelling the dynamic response of on-chip decoupling capacitors
    Vázquez, JR
    Meijer, M
    [J]. SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 39 - 42
  • [7] Optimal Allocation of LDOs and Decoupling Capacitors within a Distributed On-Chip Power Grid
    Sadat, Sayed Abdullah
    Canbolat, Mustafa
    Kose, Selcuk
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2018, 23 (04)
  • [8] The Effect of Higher Order Model Decoupling Capacitors in the Design of a Power Delivery Network
    Chew, Li Wern
    [J]. 2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 117 - 122
  • [9] The effects of on-chip and package decoupling capacitors and an efficient ASIC decoupling methodology
    Na, NJ
    Budell, T
    Chiu, C
    Tremble, E
    Wemple, I
    [J]. 54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 556 - 567
  • [10] Efficient Distributed On-Chip Decoupling Capacitors for Nanoscale ICs
    Popovich, Mikhail
    Friedman, Eby G.
    Secareanu, Radu M.
    Hartin, Olin L.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (12) : 1717 - 1721