A compact model for analysis and design of on-chip power network with decoupling capacitors

被引:1
|
作者
Zarkesh-Ha, P [1 ]
Doniger, K [1 ]
Loh, W [1 ]
Sun, D [1 ]
Stephani, R [1 ]
Priebe, G [1 ]
机构
[1] LSI Log Corp, Device Technol Div, Milpitas, CA 95035 USA
关键词
D O I
10.1109/ICCD.2003.1240877
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A compact model for analysis and design of the power distribution network with on-chip decoupling capacitor for high-power blocks is presented. The model is applied to a high-density content addressable memory (CAM) for verification. Utilizing HSIM, a complete power system including CAM block is simulated The simulation results confirm the accuracy of the compact model, which includes transient and steady slate voltage drops in the power distribution network Utilizing the compact model, a new design space for the power distribution network is proposed For given system-level parameters, such as power supply voltage, pin inductance, and system clock frequency, the new design space helps the designer to optimize the power distribution network for high-power blocks such as CAM. In particular, it enables the designer to quantify the minimum on-chip decoupling capacitor needed Finally, the impact of system level parameters on the design space is presented It is shown that the design space shrinks with the advancing technology This imposes the light restriction for high-end technology chip designer to meet the requirements for both transient and steady state noises.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [21] Gated decap: Gate leakage control of on-chip decoupling capacitors in scaled technologies
    Chen, YR
    Li, H
    Roy, K
    Koh, CK
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 775 - 778
  • [22] Compact model for on-chip spiral inductors
    Wang, JN
    Rowland, J
    Zhu, XY
    Hutchens, C
    Zhang, YM
    [J]. 2004 IEEE REGION 5 CONFERENCE: ANNUAL TECHNICAL AND LEADERSHIP WORKSHOP, 2004, : 99 - 101
  • [23] Gated Decap: Gate Leakage Control of On-Chip Decoupling Capacitors in Scaled Technologies
    Chen, Yiran
    Li, Hai
    Roy, Kaushik
    Koh, Cheng-Kok
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (12) : 1749 - 1752
  • [24] A Numerical Analysis of Capacitors for On-chip Energy Storage
    Kriz, T.
    Nespor, D.
    [J]. 2018 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS-TOYAMA), 2018, : 1166 - 1171
  • [25] Network model of on-chip antennas
    Mukhtar, E.
    Yordanov, H.
    Russer, P.
    [J]. ADVANCES IN RADIO SCIENCE, 2011, 9 : 237 - 239
  • [26] Metaheuristic Optimization of Decoupling Capacitors in a Power Delivery Network
    Hemaram, Surendra
    Tripathi, Jai Narayan
    [J]. 2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 554 - 558
  • [27] Co-modeling and co-simulation of package and on-chip decoupling capacitor for resonant free power/ground network design
    Park, HJ
    Kim, HS
    Kam, DG
    Kim, JH
    [J]. 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 727 - 731
  • [28] Broadband scalable compact circuit model for on-chip spiral inductors by neural network
    Han, Bo
    Shi, Xiaofeng
    Li, Jun
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2017, 30 (06)
  • [29] Modeling and simulation of integrated capacitors for high frequency chip power decoupling
    Diaz-Alvarez, E
    Krusius, JP
    Kroeger, F
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2000, 23 (04): : 611 - 619
  • [30] 100+ dB A-Weighted SNR Microphone Preamplifier With On-Chip Decoupling Capacitors
    Barbieri, Andrea
    Nicollini, Germano
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2737 - 2750