Simulation of the circuit performance impact of lithography in nanoscale semiconductor manufacturing

被引:0
|
作者
Choi, MK [1 ]
Milor, L [1 ]
Capodieci, L [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30342 USA
关键词
DFM; nano-technology; lithography;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With nanoscale semiconductor technology, circuit performance is increasingly influenced by details of the manufacturing process. An increasing number of manufacturing features, which are not included in standard design tools, affect both circuit performance and yield. One source of circuit performance degradation is lithography imperfections. Therefore, we need to simulate how lithography imperfections impact circuit performance. Such imperfections include the proximity effect, lens aberrations, and flare. These imperfections in lithography impact circuit timing. This paper introduces a method to incorporate the proximity effect, lens aberrations, and flare in timing simulation. Our method involves expanding and revising the cell library by considering optical effects. ISCAS benchmark circuits are used to evaluate the circuit performance impact of each optical effect.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 50 条
  • [31] PERFORMANCE OPTIMIZATION OF SEMICONDUCTOR MANUFACTURING EQUIPMENT BY THE APPLICATION OF DISCRETE EVENT SIMULATION
    Pfeffer, Markus
    Pfitzner, Lothar
    Ocker, Berthold
    Oechsner, Richard
    Ryssel, Heiner
    Verdonck, Patrick
    DETC 2008: PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATIONAL IN ENGINEERING CONFERENCE, VOL 3, PTS A AND B: 28TH COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2009, : 505 - 513
  • [32] Impact of commonality and flexibility on manufacturing performance: A simulation study
    Nagarur, N
    Azeem, A
    INTERNATIONAL JOURNAL OF PRODUCTION ECONOMICS, 1999, 60-1 : 125 - 134
  • [33] Impact of manufacturing flexibility on FMS performance: A simulation study
    Singholi, Ajay
    Ali, Mohammed
    Sharma, Chitra
    International Journal of Industrial and Systems Engineering, 2012, 10 (01) : 96 - 116
  • [34] A MANUFACTURING SIMULATION-MODEL FOR VLSI LITHOGRAPHY
    PILLAI, D
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1986, 133 (08) : C326 - C326
  • [35] Step and Flash Imprint Lithography for Semiconductor High Volume Manufacturing?
    Malloy, M.
    Litt, L. C.
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES II, 2010, 7637
  • [36] NIL Solutions using Computational Lithography for Semiconductor Device Manufacturing
    Aihara, Sentaro
    Yamamoto, Kenji
    Nakano, Yukio
    Kijima, Hiromu
    Jimbo, Satoru
    Evans, Humberto
    Ishida, Shingo
    Fujimoto, Masayoshi
    Takami, Shota
    Oguchi, Yuichiro
    Seki, Junichi
    Asano, Toshiya
    Morimoto, Osamu
    DTCO AND COMPUTATIONAL PATTERNING III, 2024, 12954
  • [37] Nanoscale simulation of heat conduction in semiconductor devices
    Sinha, S
    Schelling, PK
    Phillpot, SR
    Goodson, KE
    ITHERM 2004, VOL 2, 2004, : 734 - 735
  • [38] Step and Flash Imprint Lithography for Semiconductor High Volume Manufacturing
    Malloy, M.
    Litt, L. C.
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2010, 23 (05) : 749 - 756
  • [39] Understanding the impact of equipment and process changes with a heterogeneous semiconductor manufacturing simulation environment
    Herrmann, JW
    Conaghan, BF
    Henn-Lecordier, L
    Mellacheruvu, P
    Nguyen, MQ
    Rubloff, GW
    Shi, RZ
    PROCEEDINGS OF THE 2000 WINTER SIMULATION CONFERENCE, VOLS 1 AND 2, 2000, : 1491 - 1498
  • [40] Impact of Lithography-friendly Circuit Layout
    Shah, Pratik
    Hu, Jiang
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 385 - 388