Simulation of the circuit performance impact of lithography in nanoscale semiconductor manufacturing

被引:0
|
作者
Choi, MK [1 ]
Milor, L [1 ]
Capodieci, L [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30342 USA
关键词
DFM; nano-technology; lithography;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With nanoscale semiconductor technology, circuit performance is increasingly influenced by details of the manufacturing process. An increasing number of manufacturing features, which are not included in standard design tools, affect both circuit performance and yield. One source of circuit performance degradation is lithography imperfections. Therefore, we need to simulate how lithography imperfections impact circuit performance. Such imperfections include the proximity effect, lens aberrations, and flare. These imperfections in lithography impact circuit timing. This paper introduces a method to incorporate the proximity effect, lens aberrations, and flare in timing simulation. Our method involves expanding and revising the cell library by considering optical effects. ISCAS benchmark circuits are used to evaluate the circuit performance impact of each optical effect.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 50 条
  • [21] LithoBench: Benchmarking AI Computational Lithography for Semiconductor Manufacturing
    Zheng, Su
    Yang, Haoyu
    Zhu, Binwu
    Yu, Bei
    Wong, Martin D. F.
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 36 (NEURIPS 2023), 2023,
  • [22] The Status of Nanoimprint Lithography for High Volume Semiconductor Manufacturing
    Choi, Jin
    Resnick, Douglas J.
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2019, 32 (05) : 753 - 757
  • [23] High Volume Semiconductor Manufacturing using Nanoimprint Lithography
    Hamaya, Zenichi
    Seki, Junichi
    Asano, Toshiya
    Sakai, Keita
    Aghili, Ali
    Mizuno, Makoto
    Choi, Jin
    Jones, Chris
    PHOTOMASK TECHNOLOGY 2018, 2018, 10810
  • [24] Continued Scaling in Semiconductor Manufacturing Enabled by Advances in Lithography
    van den Brink, Martin
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [25] High Volume Semiconductor Manufacturing Using Nanoimprint Lithography
    Takabayashi, Yukio
    Iwanaga, Takehiko
    Hiura, Mitsuru
    Morohoshi, Hiroshi
    Hayashi, Tatsuya
    Komaki, Takamitsu
    Morimoto, Osamu
    Sakai, Keita
    Zhang, Wei
    Cherala, Anshuman
    Im, Se-Hyuk
    Meissl, Mario
    Choi, Jin
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,
  • [26] HIGH VOLUME SEMICONDUCTOR MANUFACTURING USING NANOIMPRINT LITHOGRAPHY
    Sakai, Keita
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [27] SIMULATION OF A SEMICONDUCTOR MANUFACTURING LINE
    MILLER, DJ
    COMMUNICATIONS OF THE ACM, 1990, 33 (10) : 98 - 108
  • [28] Sub-wavelength lithography: An impact of photo mask errors on circuit performance
    Karklin, L
    Mazor, S
    Joshi, D
    Balasinski, A
    Axelrad, V
    OPTICAL MICROLITHOGRAPHY XV, PTS 1 AND 2, 2002, 4691 : 259 - 267
  • [29] SIMULATION-BASED PERFORMANCE ASSESSMENT OF AN IMPLANT SCHEDULER IN SEMICONDUCTOR MANUFACTURING
    Winkler, Thomas
    Sprenger, Ralf
    2017 WINTER SIMULATION CONFERENCE (WSC), 2017, : 3704 - 3713
  • [30] Semiconductor Manufacturing Equipment Data Acquisition Simulation for Timing Performance Analysis
    Li-Baboud, Ya-Shian
    Zhu, Xiao
    Anand, Dhananjay
    Hussaini, Sulaiman
    Moyne, James
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PRECISION CLOCK SYNCHRONIZATION FOR MEASUREMENT, CONTROL AND COMMUNICATION, 2008, : 77 - +