Simulation of the circuit performance impact of lithography in nanoscale semiconductor manufacturing

被引:0
|
作者
Choi, MK [1 ]
Milor, L [1 ]
Capodieci, L [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30342 USA
关键词
DFM; nano-technology; lithography;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With nanoscale semiconductor technology, circuit performance is increasingly influenced by details of the manufacturing process. An increasing number of manufacturing features, which are not included in standard design tools, affect both circuit performance and yield. One source of circuit performance degradation is lithography imperfections. Therefore, we need to simulate how lithography imperfections impact circuit performance. Such imperfections include the proximity effect, lens aberrations, and flare. These imperfections in lithography impact circuit timing. This paper introduces a method to incorporate the proximity effect, lens aberrations, and flare in timing simulation. Our method involves expanding and revising the cell library by considering optical effects. ISCAS benchmark circuits are used to evaluate the circuit performance impact of each optical effect.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 50 条
  • [41] Impact of Lithography Variability on Analog Circuit Behavior
    Progler, Christopher
    Banerjee, Bhaskar
    Hanif, M. F.
    Mahzabeen, T.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [42] ARCHITECTURE FOR SIMULATION-BASED PERFORMANCE ASSESSMENT OF PLANNING APPROACHES IN SEMICONDUCTOR MANUFACTURING
    Ponsignon, Thomas
    Moench, Lars
    PROCEEDINGS OF THE 2010 WINTER SIMULATION CONFERENCE, 2010, : 3341 - 3349
  • [43] Operational modeling & simulation in semiconductor manufacturing
    Fowler, JW
    Fu, MC
    Schruben, LW
    Brown, S
    Chance, F
    Cunningham, S
    Hilton, C
    Janakiram, M
    Stafford, R
    Hutchby, J
    1998 WINTER SIMULATION CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 1998, : 1035 - 1040
  • [44] Agile Simulation Model of Semiconductor Manufacturing
    Stogniy, Igor
    Kruglov, Mikhail
    Ovsyannikov, Mikhail
    ADVANCES IN INTELLIGENT SYSTEMS, COMPUTER SCIENCE AND DIGITAL ECONOMICS, 2020, 1127 : 457 - 465
  • [45] Simulation-based performance assessment of master planning approaches in semiconductor manufacturing
    Ponsignon, Thomas
    Moench, Lars
    OMEGA-INTERNATIONAL JOURNAL OF MANAGEMENT SCIENCE, 2014, 46 : 21 - 35
  • [46] Using simulation to improve semiconductor manufacturing
    Potti, Kishore
    Mason, Scott J.
    Semiconductor International, 1997, 20 (08)
  • [47] Symbiotic simulation control in semiconductor manufacturing
    Aydt, Heiko
    Turner, Stephen John
    Cai, Wentong
    Low, Malcolm Yoke Hean
    Lendermann, Peter
    Gan, Boon Ping
    COMPUTATIONAL SCIENCE - ICCS 2008, PT 3, 2008, 5103 : 26 - +
  • [48] In-line metrology of nanoscale features in semiconductor manufacturing systems
    Yao, Tsung-Fu
    Duenner, Andrew
    Cullinan, Michael
    PRECISION ENGINEERING-JOURNAL OF THE INTERNATIONAL SOCIETIES FOR PRECISION ENGINEERING AND NANOTECHNOLOGY, 2017, 47 : 147 - 157
  • [49] EUV lithography performance for manufacturing: status and outlook
    Pirati, Alberto
    Peeters, Rudy
    Smith, Daniel
    Lok, Sjoerd
    van Noordenburg, Martijn
    van Es, Roderik
    Verhoeven, Eric
    Meijer, Henk
    Minnaert, Arthur
    van der Horst, Jan-Willem
    Meiling, Hans
    Mallmann, Joerg
    Wagner, Cristian
    Stoeldraijer, Judon
    Fisser, Geert
    Finders, Jo
    Zoldesi, Carmen
    Stamm, Uwe
    Boom, Herman
    Brandt, David
    Brown, Daniel
    Fomenkov, Igor
    Purvis, Michael
    EXTREME ULTRAVIOLET (EUV) LITHOGRAPHY VII, 2016, 9776
  • [50] Impact of high-k gate dielectrics on the device and circuit performance of nanoscale FinFETs
    Manoj, C. R.
    Rao, V. Ramgopal
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) : 295 - 297