Simulation of the circuit performance impact of lithography in nanoscale semiconductor manufacturing

被引:0
|
作者
Choi, MK [1 ]
Milor, L [1 ]
Capodieci, L [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30342 USA
关键词
DFM; nano-technology; lithography;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With nanoscale semiconductor technology, circuit performance is increasingly influenced by details of the manufacturing process. An increasing number of manufacturing features, which are not included in standard design tools, affect both circuit performance and yield. One source of circuit performance degradation is lithography imperfections. Therefore, we need to simulate how lithography imperfections impact circuit performance. Such imperfections include the proximity effect, lens aberrations, and flare. These imperfections in lithography impact circuit timing. This paper introduces a method to incorporate the proximity effect, lens aberrations, and flare in timing simulation. Our method involves expanding and revising the cell library by considering optical effects. ISCAS benchmark circuits are used to evaluate the circuit performance impact of each optical effect.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 50 条
  • [1] Simulation of lithography-caused gate length and interconnect linewidth variational impact on circuit performance in nanoscale semiconductor manufacturing
    Choi, MK
    Jia, C
    Milor, L
    [J]. SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2004, 2004, : 243 - 246
  • [2] Impact on circuit performance of deterministic within-die variation in nanoscale semiconductor manufacturing
    Choi, Munkang
    Milor, Linda
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (07) : 1350 - 1367
  • [3] Lithography simulation in semiconductor manufacturing
    Mack, CA
    [J]. Advanced Microlithography Technologies, 2005, 5645 : 63 - 83
  • [4] Immersion lithography and its impact on semiconductor manufacturing
    Lin, BJ
    [J]. OPTICAL MICROLITHOGRAPHY XVII, PTS 1-3, 2004, 5377 : 46 - 67
  • [5] Immersion lithography and its impact on semiconductor manufacturing
    Lin, BJ
    [J]. JOURNAL OF MICROLITHOGRAPHY MICROFABRICATION AND MICROSYSTEMS, 2004, 3 (03): : 377 - 395
  • [6] Control of lithography in semiconductor manufacturing
    Martinez, Victor M.
    Edgar, Thomas F.
    [J]. IEEE CONTROL SYSTEMS MAGAZINE, 2006, 26 (06): : 46 - 55
  • [7] Nanoscale Manufacturing Enabled by Imprint Lithography
    S. V. Sreenivasan
    [J]. MRS Bulletin, 2008, 33 : 854 - 863
  • [8] Nanoscale manufacturing enabled by imprint lithography
    Sreenivasan, S. V.
    [J]. MRS BULLETIN, 2008, 33 (09) : 854 - 863
  • [9] Lithography reticle scheduling in semiconductor manufacturing
    Lee, Chia-Yen
    Wu, Cheng-Man
    Hsu, Chia-Yi
    Xie, Hui-Hua
    Fang, Yu-Hsueh
    [J]. ENGINEERING OPTIMIZATION, 2023,
  • [10] Shadow edge lithography for nanoscale patterning and manufacturing
    Bai, John G.
    Chang, Cheng-Ling
    Chung, Jae-Hyun
    Lee, Kyong-Hoon
    [J]. NANOTECHNOLOGY, 2007, 18 (40)