VLSI design, and implementation of high-speed RS(204,188) decoder

被引:0
|
作者
You, YX [1 ]
Wang, JX [1 ]
Lai, FC [1 ]
Ye, YZ [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150001, Peoples R China
关键词
high-speed; Reed-Solomon; modified euclidean algorithm; composite field;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a new VLSI design and implementation of a high-speed three-stage pipelining Reed-Solomon (204,188) decoder based on the modified Euclidean algorithm (MEA). A new multiplier and inversion for GF(2(m)) are implemented on the composite field GF(2(2n)) (m =2n), which offers no more than 75% hardware requirements of standard Mastrovito multiplier and ROM respectively By setting the new initial conditions of MEA, a novel parallel MEA architecture is proposed to reuse the registers and multipliers, which can save about 30% hardware overheads compared to the conventional architecture with the same decoding rate. Using 0.25mum CMOS technology, the complexity of the proposed RS decoder is about 30,000 gates with the decoding latency of 239 clock cycles and a throughput of 1.6 Gbit/s.
引用
收藏
页码:82 / 86
页数:5
相关论文
共 50 条
  • [41] Equidistance routing in high-speed VLSI layout design
    Kubo, Y
    Miyashita, H
    Kajitani, Y
    Tateishi, K
    [J]. INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 439 - 449
  • [42] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [43] High-Speed RS(255,239) Decoder Based on LCC Decoding
    Garcia-Herrero, F.
    Valls, J.
    Meher, P. K.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2011, 30 (06) : 1643 - 1669
  • [44] A High-Speed Viterbi Decoder
    Li, Qing
    Li, Xuan-zhong
    Jiang, Han-hong
    He, Wen-hao
    [J]. ICNC 2008: FOURTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 7, PROCEEDINGS, 2008, : 313 - +
  • [45] Design and Implementation of Low Power High Speed Viterbi Decoder
    Cholan, K.
    [J]. INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 61 - 68
  • [46] Design and Implementation for High Speed LDPC Decoder with Layered Decoding
    Ding, Hong
    Yang, Shuai
    Luo, Wu
    Dong, Mingke
    [J]. 2009 WRI INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND MOBILE COMPUTING: CMC 2009, VOL I, 2009, : 156 - 160
  • [47] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Liu, Ming
    Guan, Mingxiang
    Wu, Zhou
    Sun, Chongwu
    Zhang, Weifeng
    Wang, Mingjiang
    [J]. MOBILE NETWORKS & APPLICATIONS, 2022, 27 (04): : 1593 - 1603
  • [48] SYSTOLIC ARCHITECTURE FOR THE VLSI IMPLEMENTATION OF HIGH-SPEED STAGED DECODERS QUANTIZERS
    CAIRE, G
    VENTURATRAVESET, J
    HOLLREISER, M
    BIGLIERI, E
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (02): : 153 - 168
  • [49] VLSI implementation of a high-speed iterative sorted MMSE QR decomposition
    Luethi, P.
    Burg, A.
    Haene, S.
    Perels, D.
    Felber, N.
    Fichtner, W.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1421 - 1424
  • [50] High-Speed VLSI Implementation of an Improved Parallel Delayed LMS Algorithm
    Ming Liu
    Mingxiang Guan
    Zhou Wu
    Chongwu Sun
    Weifeng Zhang
    Mingjiang Wang
    [J]. Mobile Networks and Applications, 2022, 27 : 1593 - 1603