VLSI design, and implementation of high-speed RS(204,188) decoder

被引:0
|
作者
You, YX [1 ]
Wang, JX [1 ]
Lai, FC [1 ]
Ye, YZ [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150001, Peoples R China
关键词
high-speed; Reed-Solomon; modified euclidean algorithm; composite field;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a new VLSI design and implementation of a high-speed three-stage pipelining Reed-Solomon (204,188) decoder based on the modified Euclidean algorithm (MEA). A new multiplier and inversion for GF(2(m)) are implemented on the composite field GF(2(2n)) (m =2n), which offers no more than 75% hardware requirements of standard Mastrovito multiplier and ROM respectively By setting the new initial conditions of MEA, a novel parallel MEA architecture is proposed to reuse the registers and multipliers, which can save about 30% hardware overheads compared to the conventional architecture with the same decoding rate. Using 0.25mum CMOS technology, the complexity of the proposed RS decoder is about 30,000 gates with the decoding latency of 239 clock cycles and a throughput of 1.6 Gbit/s.
引用
收藏
页码:82 / 86
页数:5
相关论文
共 50 条
  • [21] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 288 - 294
  • [22] Design of a high-speed asynchronous turbo decoder
    Golani, Pankaj
    Dimou, Georgios D.
    Prakash, Mallika
    Beerel, Peter A.
    [J]. ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 49 - +
  • [23] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 320 - 323
  • [24] Design and verification of high-speed VLSI physical design
    Zhou, D
    Li, RM
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2005, 20 (02) : 147 - 165
  • [25] Design and Verification of High-Speed VLSI Physical Design
    Dian Zhou
    Rui-Ming Li
    [J]. Journal of Computer Science and Technology, 2005, 20 : 147 - 165
  • [26] High-speed VLSI implementation of IIR lattice filters
    Feiste, KA
    Swartzlander, EE
    [J]. THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1057 - 1062
  • [27] VLSI Implementation of High-speed SHA-256
    Bai, Ling
    Li, Shuguo
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 131 - +
  • [28] A Low Power Error Detection in the Syndrome Calculator Block for Reed-Solomon Codes: RS(204,188)
    Richard Huynh
    葛宁
    杨华中
    [J]. Tsinghua Science and Technology, 2009, 14 (04) : 474 - 477
  • [29] A Low Power Error Detection in the Syndrome Calculator Block for Reed-Solomon Codes: RS(204,188)
    Huynh, Richard
    Ge, Ning
    Yang, Huazhong
    [J]. Tsinghua Science and Technology, 2009, 14 (04) : 474 - 477
  • [30] High-Speed RS(255, 239) Decoder Based on LCC Decoding
    F. García-Herrero
    J. Valls
    P. K. Meher
    [J]. Circuits, Systems, and Signal Processing, 2011, 30 : 1643 - 1669