A Single-Ended Low Power 16-nm FinFET 6T SRAM Design With PDP Reduction Circuit

被引:5
|
作者
Wang, Chua-Chin [1 ,2 ]
Sangalang, Ralph Gerard B. [1 ]
Tseng, I-Ting [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
[2] Natl Sun Yat Sen Univ, Inst Undersea Technol, Kaohsiung 80424, Taiwan
关键词
SRAM cells; FinFETs; Transistors; Circuit faults; Voltage measurement; Threshold voltage; Semiconductor device measurement; Static RAM; built-in self test; voltage supply selector; PDP reduction circuit; read voltage boosting; COMPENSATION;
D O I
10.1109/TCSII.2021.3123676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memory arrays such as SRAM cells are responsible to the high-power consumption of modern digital systems. This investigation proposed an SRAM utilizing an ultra-low power cell, implemented using the 16-nm FinFET CMOS technology. Voltage supply selection of the static RAM cells is done by gating the wordline (WL) enable. In standby mode, the cell wordline is not activated, where the cell operates on a lower voltage level so that the stored bit status is still retained. On the other hand, the normal mode is activated when the wordline of the cell is enabled. Theoretical derivations, all-PVT-corner post-layout simulations, and measurement results were provided for verification of the functionality and performance. An SRAM of 1-kb capacity is designed based on the propose cell. The on-silicon measurement demonstrates 0.006832 fJ (energy/bit) at 500 MHz clock rate and 0.8 V supply.
引用
收藏
页码:3478 / 3482
页数:5
相关论文
共 50 条
  • [41] Single-Ended Sub-threshold FinFET 7T SRAM Cell Without Boosted Supply
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [42] A Low-Power High-Speed Sensing Scheme for Single-Ended SRAM
    Shi, Dashan
    You, Heng
    Yuan, Jia
    Wang, Yulian
    Qiao, Shushan
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (11) : 712 - 719
  • [43] A low power, high speed FinFET based 6T SRAM cell with enhanced write ability and read stability
    Premavathi, Rahaprian Mudiarasan
    Tong, Qiang
    Choi, Ken
    Lee, Yunsik
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 311 - 312
  • [44] 200-MHz Single-Ended 6T 1-kb SRAM With 0.2313 pJ Energy/Access Using 40-nm CMOS Logic Process
    Wang, Chua-Chin
    Kuo, Chien-Ping
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3163 - 3166
  • [45] VLSI Design And Analysis Of Low Power 6T SRAM Cell Using Cadence Tool
    Khare, Kavita
    Khare, Nilay
    Kulhade, Vijendra Kumar
    Deshpande, Pallavi
    Khare, Kavita
    [J]. ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 117 - +
  • [46] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET
    Jain, Suvi
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
  • [47] A 28nm 6T SRAM memory compiler with a variation tolerant replica circuit
    Gupta, Sharad
    Rana, Parvindcr Kumar
    [J]. 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 458 - 461
  • [48] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Nima Eslami
    Behzad Ebrahimi
    Erfan Shakouri
    Deniz Najafi
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 263 - 274
  • [49] 6T SRAM Design for Wide Voltage Range in 28nm FDSOI
    Thomas, O.
    Zimmer, B.
    Pelloux-Prayer, B.
    Planes, N.
    Akyel, K-C.
    Ciampolini, L.
    Flatresse, P.
    Nikolic, B.
    [J]. IEEE INTERNATIONAL SOI CONFERENCE, 2012,
  • [50] Single-Ended Schmitt-Trigger-Based Robust Low-Power SRAM Cell
    Ahmad, Sayeed
    Gupta, Mohit Kumar
    Alam, Naushad
    Hasan, Mohd
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2634 - 2642