Device characteristics of sub-20 nm silicon nanotransistors

被引:2
|
作者
Saha, S [1 ]
机构
[1] Silicon Storage Technol Inc, Sunnyvale, CA 94086 USA
关键词
nanotransistors; FinFETs; double-halo MOSFETs; sub-20 nm silicon FETs; 3d-simulation; device scaling; technology CAD;
D O I
10.1117/12.485268
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a systematic simulation-based study on the design, performance, and scaling issues of sub-20 nm silicon nanotransistors. 3d-process simulation was used to generate silicon FinFET device structures with fin thickness L (T-fin) of 10 to 30 nm, fin height (H-fin) of 50 nm, channel length (Lg) of 10 to 50-nm, and gate oxide thickness (T-OX(eff)) of 1.5 nm. 3d-device simulation results show that for n-channel FinFETs with H-fin = 50 nm, threshold voltage (V-th) decreases as La decreases and V,h roll-of with decreasing L-g, is higher for thicker Tfin devices. The simulated drive current (I-DSAT) decreases as T-fin decreases for Lg less than or equal to 25 nm while I-DSAT increases as T-fin decreases for Lg greater than or equal to 25 nm. It is, also, found that for the devices with H-fin = 50 nm. the simulated subthreshold swing (S) increases as La decreases for all devices with 10 nm less than or equal to T-fin less than or equal to 30 nm and approaches to 60 mV/decade for Lg greater than or equal to 40 nm. Also, S decreases as T-fin decreases for Le, < 40 nm devices. The simulated data for 20 nm nFinFETs with H-fin = 50 nm, T-fin = 10 nm, and T-OX(eff) = 1.5 nm show an excellent device performance with V-th congruent to 0.13 V, I-DSAT congruent to 775 mu A/mu m, I-off congruent to 3 mu A/mu m, and S congruent to 83 mV/decade. Finally, the simulation results for 20 nm nFinFETs and the conventional nMOSFETs were compared. This study, clearly, demonstrates a superior performance and scalability of FinFETs down to near 10 nm regime.
引用
收藏
页码:172 / 179
页数:8
相关论文
共 50 条
  • [21] Predictive and prospective calibrated TCAD to improve device performances in sub-20 nm gate length p-FinFETs
    Eyben, Pierre
    De Keersgieter, An
    Matagne, Philippe
    Chiarella, Thomas
    Porret, Clement
    Hikavyy, Andriy
    Siew, Yong Kong
    Goux, Ludovic
    Mitard, Jerome
    Horiguchi, Naoto
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (04)
  • [22] Carbon Nanotube Circuit Integration up to Sub-20 nm Channel Lengths
    Shulaker, Max Marcel
    Van Rethy, Jelle
    Wu, Tony F.
    Liyanage, Luckshitha Suriyasena
    Wei, Hai
    Li, Zuanyi
    Pop, Eric
    Gielen, Georges
    Wong, H. -S. Philip
    Mitra, Subhasish
    ACS NANO, 2014, 8 (04) : 3434 - 3443
  • [23] Cost-Effective Sub-20 nm Lithography: Smart Chemicals to the Rescue
    Dammel, Ralph R.
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2011, 24 (01) : 33 - 42
  • [24] Large Area Metal Nanowire Arrays with Tunable Sub-20 nm Nanogaps
    Loan Le Thi Ngoc
    Jin, Mingliang
    Wiedemair, Justyna
    van den Berg, Albert
    Carlen, Edwin T.
    ACS NANO, 2013, 7 (06) : 5223 - 5234
  • [25] Sub-20 nm Trench Patterning with a Hybrid Chemical Shrink and SAFIER Process
    Chen, Yijian
    Xu, Xumou
    Chen, Hao
    Miao, Liyan
    Blanco, Pokhui
    Cai, Man-Ping
    Ngai, Chris S.
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273
  • [26] High Temperature Performance of Flexible SOI FinFETs with Sub-20 nm Fins
    Diab, A.
    Sevilla, G. A. Torres
    Ghoneim, M. T.
    Hussain, M. M.
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [27] A study of the reproducibility of electron beam induced deposition for sub-20 nm lithography
    Hari, Sangeetha
    Verduin, Thomas
    Kruit, Pieter
    Hagen, Cornelis W.
    MICRO AND NANO ENGINEERING, 2019, 4 : 1 - 6
  • [28] Comparative study of TDDB models on BEOL interconnects for sub-20 nm spacings
    Mahmud, Niaz
    Azhari, Nabihah
    Lloyd, J. R.
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [29] Strongly Phase-Segregating Block Copolymers with Sub-20 nm Features
    Kempe, Kristian
    Killops, Kato L.
    Poelma, Justin E.
    Jung, Hyunjung
    Bang, Joona
    Hoogenboom, Richard
    Tran, Helen
    Hawker, Craig J.
    Schubert, Ulrich S.
    Campos, Luis M.
    ACS MACRO LETTERS, 2013, 2 (08): : 677 - 682
  • [30] High aspect ratio InGaAs FinFETs with sub-20 nm fin width
    Vardi, Alon
    Lin, Jianqiang
    Lu, Wenjie
    Zhao, Xin
    del Alamo, Jesus A.
    2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,