Device characteristics of sub-20 nm silicon nanotransistors

被引:2
|
作者
Saha, S [1 ]
机构
[1] Silicon Storage Technol Inc, Sunnyvale, CA 94086 USA
关键词
nanotransistors; FinFETs; double-halo MOSFETs; sub-20 nm silicon FETs; 3d-simulation; device scaling; technology CAD;
D O I
10.1117/12.485268
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a systematic simulation-based study on the design, performance, and scaling issues of sub-20 nm silicon nanotransistors. 3d-process simulation was used to generate silicon FinFET device structures with fin thickness L (T-fin) of 10 to 30 nm, fin height (H-fin) of 50 nm, channel length (Lg) of 10 to 50-nm, and gate oxide thickness (T-OX(eff)) of 1.5 nm. 3d-device simulation results show that for n-channel FinFETs with H-fin = 50 nm, threshold voltage (V-th) decreases as La decreases and V,h roll-of with decreasing L-g, is higher for thicker Tfin devices. The simulated drive current (I-DSAT) decreases as T-fin decreases for Lg less than or equal to 25 nm while I-DSAT increases as T-fin decreases for Lg greater than or equal to 25 nm. It is, also, found that for the devices with H-fin = 50 nm. the simulated subthreshold swing (S) increases as La decreases for all devices with 10 nm less than or equal to T-fin less than or equal to 30 nm and approaches to 60 mV/decade for Lg greater than or equal to 40 nm. Also, S decreases as T-fin decreases for Le, < 40 nm devices. The simulated data for 20 nm nFinFETs with H-fin = 50 nm, T-fin = 10 nm, and T-OX(eff) = 1.5 nm show an excellent device performance with V-th congruent to 0.13 V, I-DSAT congruent to 775 mu A/mu m, I-off congruent to 3 mu A/mu m, and S congruent to 83 mV/decade. Finally, the simulation results for 20 nm nFinFETs and the conventional nMOSFETs were compared. This study, clearly, demonstrates a superior performance and scalability of FinFETs down to near 10 nm regime.
引用
收藏
页码:172 / 179
页数:8
相关论文
共 50 条
  • [41] Novel CD control of HTPSM by advanced process for sub-20 nm tech
    Jo, Sangjin
    Choi, Chungseon
    Oh, Sunghyun
    Ha, Taejoong
    Lee, Youngmo
    Kim, Sangpyo
    Yim, Donggyu
    PHOTOMASK TECHNOLOGY 2015, 2015, 9635
  • [42] SrTiOx for sub-20 nm DRAM technology nodes-Characterization and modeling
    Kaczer, B.
    Larcher, L.
    Vandelli, L.
    Reisinger, H.
    Popovici, M.
    Clima, S.
    Ji, Z.
    Joshi, S.
    Swerts, J.
    Redolfi, A.
    Afanas'ev, V. V.
    Jurczak, M.
    MICROELECTRONIC ENGINEERING, 2015, 147 : 126 - 129
  • [43] Ferroelectric Switching in Sub-20 nm Aluminum Scandium Nitride Thin Films
    Wang, Dixiong
    Zheng, Jeffrey
    Musavigharavi, Pariasadat
    Zhu, Wanlin
    Foucher, Alexandre C.
    Trolier-McKinstry, Susan E.
    Stach, Eric A.
    Olsson, Roy H., III
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (12) : 1774 - 1777
  • [44] Fabrication of Sub-20 nm Width Ferromagnetic Nanocontact Structures by Shadow Evaporation
    Yao, Zongni
    Yang, Haifang
    Li, Wuxia
    Li, Junjie
    Cui, Ajuan
    Gu, Changzhi
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (02) : 1199 - 1202
  • [45] Nanoscale neuroelectrode modification via sub-20 nm silicon nanowires through self-assembly of block copolymers
    Parvaneh Mokarian-Tabari
    Catalina Vallejo-Giraldo
    Marc Fernandez-Yague
    Cian Cummins
    Michael A. Morris
    Manus J. P. Biggs
    Journal of Materials Science: Materials in Medicine, 2015, 26
  • [46] Optical volumetric inspection of sub-20 nm patterned defects with wafer noise
    Barnes, Bryan M.
    Goasmat, Francois
    Sohn, Martin Y.
    Zhou, Hui
    Vladar, Andras E.
    Silver, Richard M.
    Arceo, Abraham
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVIII, 2014, 9050
  • [47] Scaling Trends and Tradeoffs between Short Channel Effect and Channel Boosting Characteristics in Sub-20 nm Bulk/Silicon-on-Insulator NAND Flash Memory
    Miyaji, Kousuke
    Hung, Chinglin
    Takeuchi, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [48] FABRICATION OF SUB-20 NM STRUCTURES IN SILICON-NITRIDE USING CHF3/O2 RIE
    WONG, TKS
    INGRAM, SG
    MOORE, DE
    BROERS, AN
    MICROELECTRONIC ENGINEERING, 1992, 17 (1-4) : 531 - 534
  • [49] A new floating gate cell structure with a silicon-nitride cap layer for sub-20 nm NAND flash memory
    Seol, Kwang Soo
    Kang, Heesoo
    Lee, Jaeduk
    Kim, Hyunsuk
    Cho, Byungkyu
    Lee, Dohyun
    Choi, Yong-Lack
    Ju, Nok-Hyun
    Choi, Changmin
    Hur, SungHoi
    Choi, Jungdal
    Chung, Chilhee
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 127 - 128
  • [50] A finite element correction method for sub-20 nm nanoindentation considering tip bluntness
    Zhang, Youfeng
    Wang, Hongbo
    Li, Xinwei
    Tang, Huan
    Polycarpou, Andreas A.
    INTERNATIONAL JOURNAL OF SOLIDS AND STRUCTURES, 2017, 129 : 49 - 60