A genetic algorithm based input state assignment technique for leakage power minimization during combinational logic synthesis

被引:0
|
作者
Chaudhury, Saurabh [1 ]
Prusty, Ansuman [2 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol, Dept E & ECE, Kharagpur 721302, West Bengal, India
[2] Mentor Graph India Pvt Ltd, Noida Dev Ctr, Noida 201301, Uttar Pradesh, India
关键词
D O I
10.1109/ADCOM.2007.33
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption is of prime concern today especially for battery-driven portable digital systems at present technology level. Leakage power in logic gates is strongly dependent on input patterns. By a suitable choice of input patterns (known as input vector) in standby mode, leakage power consumption can be greatly reduced. In this paper we have presented a genetic algorithm based input vector selection for combinational logic synthesis. We have also carried out a method to adopt high V-T transistors wherever there is a gate with worst-case leakage even after applying proper input vector, while maintaining the delay constraint or with small performance degradation. On an average we found that the proposed IVC technique gives 17.15% improvement in leakage power reduction over random average power and with high VT transistors the improvement is as high as 32.49%.
引用
收藏
页码:503 / +
页数:2
相关论文
共 50 条
  • [1] Genetic algorithm based state assignment for power and area optimisation
    Xia, Y
    Almaini, AEA
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 128 - 133
  • [2] GALLOP: Genetic algorithm based low power FSM synthesis by simultaneous partitioning and state assignment
    Venkataraman, G
    Reddy, SM
    Pomeranz, I
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 533 - 538
  • [3] Genetic Algorithm based design of Combinational logic circuits using Universal Logic Modules
    Vijayakumari, C. K.
    Mythili, P.
    James, Rekha K.
    Kumar, Anil C., V
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1246 - 1253
  • [4] LLPA: Logic State Based Leakage Power Analysis
    Dhanuskodi, Siva Nishok
    Keshavarz, Shahrzad
    Holcomb, Daniel
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 218 - 223
  • [5] Genetic algorithm based approach for low power combinational circuit testing
    Chattopadhyay, S
    Choudhary, N
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 552 - 557
  • [6] Genetic Algorithm Based Design of Combinational Logic Circuits using Reed Muller blocks
    Vijayakumari, C. K.
    Mythili, P.
    James, Rekha K.
    WORLD CONGRESS ON ENGINEERING, WCE 2015, VOL I, 2015, : 178 - 183
  • [7] MPGA: an evolutionary state assignment for dynamic and leakage power reduction in FSM synthesis
    Tao, Yanyun
    Zhang, Yuzhen
    Wang, Qinyu
    Cao, Jian
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (03): : 111 - 120
  • [8] Genetic algorithm based approach for integrated state assignment and flipflop selection in finite state machine synthesis
    Chattopadhyay, S
    Chaudhuri, PP
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 522 - 527
  • [9] Low Power Synthesis of Finite State Machines - State Assignment Decomposition Algorithm
    Kajstura, Krzysztof
    Kania, Dariusz
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (03)
  • [10] The Automatic Synthesis of Combinational Logic Circuits with Graph-based Clonal Selection Algorithm
    Gan, Zhaohui
    Shi, Gang
    Shang, Tao
    2009 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND COMPUTATIONAL INTELLIGENCE, VOL I, PROCEEDINGS, 2009, : 540 - 544