A genetic algorithm based input state assignment technique for leakage power minimization during combinational logic synthesis

被引:0
|
作者
Chaudhury, Saurabh [1 ]
Prusty, Ansuman [2 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol, Dept E & ECE, Kharagpur 721302, West Bengal, India
[2] Mentor Graph India Pvt Ltd, Noida Dev Ctr, Noida 201301, Uttar Pradesh, India
关键词
D O I
10.1109/ADCOM.2007.33
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption is of prime concern today especially for battery-driven portable digital systems at present technology level. Leakage power in logic gates is strongly dependent on input patterns. By a suitable choice of input patterns (known as input vector) in standby mode, leakage power consumption can be greatly reduced. In this paper we have presented a genetic algorithm based input vector selection for combinational logic synthesis. We have also carried out a method to adopt high V-T transistors wherever there is a gate with worst-case leakage even after applying proper input vector, while maintaining the delay constraint or with small performance degradation. On an average we found that the proposed IVC technique gives 17.15% improvement in leakage power reduction over random average power and with high VT transistors the improvement is as high as 32.49%.
引用
收藏
页码:503 / +
页数:2
相关论文
共 50 条