A genetic algorithm based input state assignment technique for leakage power minimization during combinational logic synthesis

被引:0
|
作者
Chaudhury, Saurabh [1 ]
Prusty, Ansuman [2 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol, Dept E & ECE, Kharagpur 721302, West Bengal, India
[2] Mentor Graph India Pvt Ltd, Noida Dev Ctr, Noida 201301, Uttar Pradesh, India
关键词
D O I
10.1109/ADCOM.2007.33
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption is of prime concern today especially for battery-driven portable digital systems at present technology level. Leakage power in logic gates is strongly dependent on input patterns. By a suitable choice of input patterns (known as input vector) in standby mode, leakage power consumption can be greatly reduced. In this paper we have presented a genetic algorithm based input vector selection for combinational logic synthesis. We have also carried out a method to adopt high V-T transistors wherever there is a gate with worst-case leakage even after applying proper input vector, while maintaining the delay constraint or with small performance degradation. On an average we found that the proposed IVC technique gives 17.15% improvement in leakage power reduction over random average power and with high VT transistors the improvement is as high as 32.49%.
引用
收藏
页码:503 / +
页数:2
相关论文
共 50 条
  • [31] Genetic Algorithm Based 3D IC Partitioning Approach for TSV Minimization and Efficient Layer Assignment
    Roy, Sharadindu
    Banerjee, Siddhartha
    IETE JOURNAL OF RESEARCH, 2024, 70 (07) : 6401 - 6411
  • [32] Reactive Power Optimization Based on Genetic Algorithm with New Technique of Mutation
    Eremia, Mircea
    Tawfeeq, Al-Bahrani Layth
    2014 INTERNATIONAL SYMPOSIUM ON FUNDAMENTALS OF ELECTRICAL ENGINEERING (ISFEE), 2014,
  • [33] Analyzing students' data using a classification technique based on genetic algorithm and fuzzy logic
    Khan, Saddam
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 227 - 232
  • [34] Genetic algorithm based fine-grain Sleep Transistor Insertion technique for leakage optimization
    Wang, Yu
    Liu, Yongpan
    Luo, Rong
    Yang, Huazhong
    ADVANCES IN NATURAL COMPUTATION, PT 1, 2006, 4221 : 716 - 725
  • [35] Parallel genetic algorithm/heuristic based hybrid technique for routing and wavelength assignment in WDM networks
    Talay, AC
    COMPUTER AND INFORMATION SCIENCES - ISCIS 2004, PROCEEDINGS, 2004, 3280 : 819 - 826
  • [36] Low Power State Assignments by Quantum-based Genetic Algorithm
    Liu, Wenbo
    He, Anping
    Zhou, Ning
    Gao, Xinyan
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON INFORMATION SYSTEMS AND COMPUTER AIDED EDUCATION (ICISCAE 2018), 2018, : 359 - 364
  • [37] A State Assignment Method for Extended Burst-Mode gC Finite State Machines Based on Genetic Algorithm
    Curtinhas, Tiago
    Oliveira, Duarte L.
    Batista, Gracieth C.
    Torres, Vitor L. V.
    Romano, Leonardo
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 153 - 156
  • [38] Low-Power Null Convention Logic Multiplier Design Based On Gate Diffusion Input Technique
    Metku, Prashanthi
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 233 - 234
  • [39] Low-Power Null Convention Logic Design Based On Modified Gate Diffusion Input Technique
    Metku, Prashanthi
    Seva, Ramu
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 21 - 22
  • [40] Majority-based evolution state assignment algorithm for area and power optimisation of sequential circuits
    El-Maleh, Aiman H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 30 - 36