Design and test of latch-based circuits to maximize performance, yield, and delay test quality

被引:0
|
作者
Chung, Kun Young [1 ]
Gupta, Sandeep K. [2 ]
机构
[1] Samsung Elect Co Ltd, DFx Grp Syst LSI, Seoul, South Korea
[2] Univ Southern Calif, Los Angeles, CA 90089 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance benefits of latch-based circuits have been known for some time. These benefits are due to the timing flexibility and skew-tolerance enabled by the ability of combinational logic blocks to borrow time from each other across the intervening level-sensitive latches. It has also been known that, by accommodating higher levels of process variations and small delay-defects, time borrowing can enhance yield at high clock frequencies. The main roadblock was that conventional scan-based delay testing approaches cannot be adapted from flip-flop-based (FF-based) circuits to latch-based circuits in a manner that can harvest above benefits. Recently, a scan-based delay testing approach has been proposed for latch-based circuits which holds the promise of harvesting the abovementioned performance and yield benefits. In this paper, we investigate two main questions. First, can this new scan-based delay testing approach provide high coverage of delay faults for all latch-based circuits-independent of the pervasiveness of time borrowing? Second, how do we design the circuit and develop tests so as to harvest maximal performance and yield benefits? We prove that the above delay testing approach for latch-based circuits obtains the maximum path delay fault coverage possible for any scan-based test methodology and this test quality is always greater than (or equal to) that obtainable for the corresponding FF-based circuit. We derive the conditions to satisfy during design and test development to guarantee maximal performance and yield benefits of latch-based designs vs. their FF-based counterparts. Hence, we show for the first time that it is possible for latch-based circuits to provide higher performance and yield and also to certify the higher performance via high delay test quality.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Design-for-testability for path delay faults in large combinational circuits using test points
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 333 - 343
  • [42] Design-for-testability for path delay faults in large combinational circuits using test points
    Univ of Iowa, Iowa City, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 4 (333-343):
  • [43] Design of BIST Processor for Mixed-circuits Based on Functional Test
    Jia, Lei
    Hu, Zhou
    PROCEEDINGS OF THE SECOND INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1-2, 2008, : 606 - 609
  • [44] STAHL: A Novel Scan-Test-Aware Hardened Latch Design
    Ma, Ruijun
    Holst, Stefan
    Wen, Xiaoqing
    Yan, Aibin
    Xu, Hui
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [45] Retesting Schemes That Improve Test Quality and Yield Using a Test Guardband
    Yeh, Chung-Huang
    Chen, Jwu-E
    ENG, 2023, 4 (04): : 3007 - 3025
  • [46] Design and Analysis of Power Semiconductor Test Circuits
    Huang, Wei-Lun
    Cheng, Po-Tai
    Tzeng, Chih-Ming
    Chen, Chang-Sheng
    2015 IEEE 2ND INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2015,
  • [47] Polymorphic gates in design and test of digital circuits
    Sekanina, Lukas
    Starecek, Lukas
    Kotasek, Zdenek
    Gajda, Zbysek
    INTERNATIONAL JOURNAL OF UNCONVENTIONAL COMPUTING, 2008, 4 (02) : 125 - 142
  • [48] Design and Test of Genetic Circuits Using iBioSim
    Madsen, Curtis
    Myers, Chris J.
    Patterson, Tyler
    Roehner, Nicholas
    Stevens, Jason T.
    Winstead, Chris
    IEEE DESIGN & TEST OF COMPUTERS, 2012, 29 (03): : 32 - 39
  • [49] Approximate Computing: Design & Test for Integrated Circuits
    Bosio, Alberto
    Virazel, Arnaud
    Girard, Patrick
    Barbareschi, Mario
    2017 18TH IEEE LATIN AMERICAN TEST SYMPOSIUM (LATS 2017), 2017,
  • [50] Test generation for primitive path delay faults in combinational circuits
    Tekumalla, RC
    Menon, PR
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 636 - 641