Design and test of latch-based circuits to maximize performance, yield, and delay test quality

被引:0
|
作者
Chung, Kun Young [1 ]
Gupta, Sandeep K. [2 ]
机构
[1] Samsung Elect Co Ltd, DFx Grp Syst LSI, Seoul, South Korea
[2] Univ Southern Calif, Los Angeles, CA 90089 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance benefits of latch-based circuits have been known for some time. These benefits are due to the timing flexibility and skew-tolerance enabled by the ability of combinational logic blocks to borrow time from each other across the intervening level-sensitive latches. It has also been known that, by accommodating higher levels of process variations and small delay-defects, time borrowing can enhance yield at high clock frequencies. The main roadblock was that conventional scan-based delay testing approaches cannot be adapted from flip-flop-based (FF-based) circuits to latch-based circuits in a manner that can harvest above benefits. Recently, a scan-based delay testing approach has been proposed for latch-based circuits which holds the promise of harvesting the abovementioned performance and yield benefits. In this paper, we investigate two main questions. First, can this new scan-based delay testing approach provide high coverage of delay faults for all latch-based circuits-independent of the pervasiveness of time borrowing? Second, how do we design the circuit and develop tests so as to harvest maximal performance and yield benefits? We prove that the above delay testing approach for latch-based circuits obtains the maximum path delay fault coverage possible for any scan-based test methodology and this test quality is always greater than (or equal to) that obtainable for the corresponding FF-based circuit. We derive the conditions to satisfy during design and test development to guarantee maximal performance and yield benefits of latch-based designs vs. their FF-based counterparts. Hence, we show for the first time that it is possible for latch-based circuits to provide higher performance and yield and also to certify the higher performance via high delay test quality.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Logic design for on-chip test clock generation - Implementation details and impact on delay test quality
    Beck, M
    Barondeau, O
    Kaibel, M
    Poehl, F
    Lin, XJ
    Press, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 56 - 61
  • [32] Design for test in mixed signal circuits
    Mallinson, M
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 414 - 416
  • [33] A satisfiability-based test generator for path delay faults in combinational circuits
    Chen, CA
    Gupta, SK
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 209 - 214
  • [34] Estimation of delay test quality and its application to test generation
    Kajihara, Seiji
    Morishima, Shohei
    Yamamoto, Masahiro
    Wen, Xiaoqing
    Fukunaga, Masayasu
    Hatayama, Kazumi
    Aikyo, Takashi
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 413 - +
  • [35] Harzard-Based ATPG for Improving Delay Test Quality
    Tieqiao Liu
    Yingbo Zhou
    Yi Liu
    Shuo Cai
    Journal of Electronic Testing, 2015, 31 : 27 - 34
  • [36] Harzard-Based ATPG for Improving Delay Test Quality
    Liu, Tieqiao
    Zhou, Yingbo
    Liu, Yi
    Cai, Shuo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (01): : 27 - 34
  • [37] Test Generation for Open and Delay Faults in CMOS Circuits
    Wu, Cheng-Hung
    Lee, Kuen-Jong
    Reddy, Sudhakar M.
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 21 - 26
  • [38] Parallel test structure in latch based asynchronous pipeline
    Yang, JL
    Choy, CS
    Chan, CF
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (11) : 2527 - 2529
  • [39] Test and design-for-test of mixed-signal integrated circuits
    Lubaszewski, M
    Huertas, JL
    INFORMATION TECHNOLOGY: SELECTED TUTORIALS, 2004, 157 : 183 - 212
  • [40] A Design-for-Test Solution Based on Dedicated Test Layers and Test Scheduling for Monolithic 3-D Integrated Circuits
    Koneru, Abhishek
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (10) : 1942 - 1955