Carrier Mobility Enhancement of Symmetric Double Gate Junctionless Transistor

被引:4
|
作者
Sarma, Kaushik Chandra Deva [1 ]
Sharma, Santanu [2 ]
机构
[1] CIT, Dept Instrumentat Engn, Kokrajhar 783370, Kokrajhar, India
[2] Tezpur Univ, Dept Elect & Commun Engn, Tezpur 784028, India
关键词
Carrier Mobility; Double Gate; Gradual Doping; JLT;
D O I
10.1166/jno.2017.2098
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper two techniques has been proposed for enhancement of carrier mobility in a Double Gate Junction Less Transistor (DG JLT). The first technique uses a composite gate insulator consisting of two dielectrics placed with diagonal symmetry. The dielectrics used here are SiO2 and HfO2 having dielectric constants of 3.9 and 22 respectively. In the second technique, a gradual variation of doping concentration has been maintained along the length of the channel region. Extensive simulation for the structures has been carried out using TCAD. Simulation study reveals that in case of the proposed structures, the mobility in the subthreshold region is much less while in the on state of the device shows much higher mobility as compared to the conventional devices. The structure that uses gradual variation of doping concentration in the channel shows best results among the proposed structures. Transfer characteristics comparison shows that the structure has better subthreshold characteristic also.
引用
收藏
页码:1084 / 1092
页数:9
相关论文
共 50 条
  • [31] Analog performance of double gate junctionless tunnel field effect transistor
    Akram, M. W.
    Ghosh, Bahniman
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [32] Performance assessment of symmetric double gate negative capacitance junctionless transistor with high-k spacer at elevated temperatures
    Mehta, Hema
    Kaur, Harsupreet
    ADVANCES IN NATURAL SCIENCES-NANOSCIENCE AND NANOTECHNOLOGY, 2019, 10 (03)
  • [33] Performance Enhancement of the Junctionless Surrounding Gate Transistor with high Ion/Ioff ratio
    Surya, A.
    Nirmal, D.
    Pravin, J. Charles
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [34] Compact core model for Symmetric Double-Gate Junctionless Transistors
    Cerdeira, A.
    Avila, F.
    Iniguez, B.
    de Souza, M.
    Pavanello, M. A.
    Estrada, M.
    SOLID-STATE ELECTRONICS, 2014, 94 : 91 - 97
  • [35] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    S.Intekhab Amin
    R.K.Sarin
    Journal of Semiconductors, 2015, 36 (09) : 51 - 57
  • [36] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    Amin, S. Intekhab
    Sarin, R. K.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (09)
  • [37] Performance enhancement of recessed silicon channel double gate junctionless field-effect-transistor using TCAD tool
    Kumar, Sandeep
    Chatterjee, Arun Kumar
    Pandey, Rishikesh
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (06) : 2317 - 2330
  • [38] Design and Performance Analysis of Proposed Biosensor based on Double Gate Junctionless Transistor
    Pawandeep Kaur
    Avtar Singh Buttar
    Balwinder Raj
    Silicon, 2022, 14 : 5577 - 5584
  • [39] Hole Mobility Model for Si Double-Gate Junctionless Transistors
    Chen, Fan
    Wei, Kangliang
    Sha, Wei E. I.
    Huang, Jun Z.
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [40] Performance enhancement of recessed silicon channel double gate junctionless field-effect-transistor using TCAD tool
    Sandeep Kumar
    Arun Kumar Chatterjee
    Rishikesh Pandey
    Journal of Computational Electronics, 2021, 20 : 2317 - 2330