Carrier Mobility Enhancement of Symmetric Double Gate Junctionless Transistor

被引:4
|
作者
Sarma, Kaushik Chandra Deva [1 ]
Sharma, Santanu [2 ]
机构
[1] CIT, Dept Instrumentat Engn, Kokrajhar 783370, Kokrajhar, India
[2] Tezpur Univ, Dept Elect & Commun Engn, Tezpur 784028, India
关键词
Carrier Mobility; Double Gate; Gradual Doping; JLT;
D O I
10.1166/jno.2017.2098
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper two techniques has been proposed for enhancement of carrier mobility in a Double Gate Junction Less Transistor (DG JLT). The first technique uses a composite gate insulator consisting of two dielectrics placed with diagonal symmetry. The dielectrics used here are SiO2 and HfO2 having dielectric constants of 3.9 and 22 respectively. In the second technique, a gradual variation of doping concentration has been maintained along the length of the channel region. Extensive simulation for the structures has been carried out using TCAD. Simulation study reveals that in case of the proposed structures, the mobility in the subthreshold region is much less while in the on state of the device shows much higher mobility as compared to the conventional devices. The structure that uses gradual variation of doping concentration in the channel shows best results among the proposed structures. Transfer characteristics comparison shows that the structure has better subthreshold characteristic also.
引用
收藏
页码:1084 / 1092
页数:9
相关论文
共 50 条
  • [41] An Analytical Potential Model for Normally on Double Gate Junctionless Field Effect Transistor
    Talukdar, Angshumala
    Sarma, Kaushik Chandra Deva
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 464 - 468
  • [42] Design and Performance Analysis of Proposed Biosensor based on Double Gate Junctionless Transistor
    Kaur, Pawandeep
    Buttar, Avtar Singh
    Raj, Balwinder
    SILICON, 2022, 14 (10) : 5577 - 5584
  • [43] P-type double gate junctionless tunnel field effect transistor
    MWAkram
    Bahniman Ghosh
    Punyasloka Bal
    Partha Mondal
    Journal of Semiconductors, 2014, 35 (01) : 31 - 37
  • [44] Estimation of Process-Induced Variations In Double-Gate Junctionless Transistor
    Baruah, Ratul Kumar
    Paily, Roy P.
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [45] TCAD-Based Investigation of Double Gate JunctionLess Transistor for UV Photodetector
    Kumari, Vandana
    Gupta, Mridula
    Saxena, Manoj
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (06) : 2841 - 2847
  • [46] A surface-potential based drain current model for short-channel symmetric double-gate junctionless transistor
    Baruah, Ratul Kumar
    Paily, Roy P.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 45 - 52
  • [47] Analytical Modeling and Performance Analysis for Symmetric Double Gate Stack-Oxide Junctionless Field Effect Transistor in Subthreshold Region
    Fabiha, Raisa
    Saha, Chinmoy Nath
    Islam, Md. Shafiqul
    2017 IEEE REGION 10 HUMANITARIAN TECHNOLOGY CONFERENCE (R10-HTC), 2017, : 310 - 313
  • [48] Implementation of Double-Gate Junctionless Transistor and its Circuit Performance Analysis
    Joshi, Rhushikesh K.
    Arjun, T. V.
    Ahish, S.
    Sharma, Dheeraj
    Vasantha, M. H.
    Kumar, Y. B. N.
    PROCEEDINGS OF THE 2016 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (TECHSYM), 2016, : 278 - 283
  • [49] Application of 3D Double Gate Junctionless Transistor for Ring Oscillator
    Baidya, Achinta
    Lenka, T. R.
    Baishya, S.
    2016 INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (ICRAIE), 2016,
  • [50] P-type double gate junctionless tunnel field effect transistor
    Akram, M. W.
    Ghosh, Bahniman
    Bal, Punyasloka
    Mondal, Partha
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (01)