A statistical gate-delay model considering intra-gate variability

被引:0
|
作者
Okada, K [1 ]
Yamaoka, K [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a model for calculating statistical gate-delay variation caused by intra-chip and inter-chip variability. As the variation of individual gate delays directly influences the circuit-delay variation, it is important to characterize each gate-delay variation accurately. Furthermore, as every transistor in a gate affects the transient characteristics of the gate, it is also necessary to consider the intra-gate variability in the model of gate-delay variation. This effect is not captured in existing statistical delay analyses. The proposed model considers the intra-gate variability through the introduction of sensitivity constants. The accuracy of the model is evaluated, and some simulation results for circuit delay variation are presented.
引用
收藏
页码:908 / 913
页数:6
相关论文
共 50 条
  • [31] Delay fault simulation with bounded gate delay model
    Bose, Soumitra
    Grimes, Hillary
    Agrawal, Vishwani D.
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 717 - +
  • [32] An Advanced Effective Capacitance Model for Calculating Gate Delay Considering Input Waveform Effect
    Jiang Minglu
    Huang Zhangcai
    Kurokawa, Atsushi
    Li Na
    Inoue, Yasuaki
    CHINESE JOURNAL OF ELECTRONICS, 2008, 17 (04): : 633 - 639
  • [33] System-level variation-aware aging simulator using a unified novel gate-delay model for bias temperature instability, hot carrier injection, and gate oxide breakdown
    Liu, Taizhi
    Chen, Chang-Chih
    Cha, Soonyoung
    Milor, Linda
    MICROELECTRONICS RELIABILITY, 2015, 55 (9-10) : 1334 - 1340
  • [34] Transistor-Level Gate Model Based Statistical Timing Analysis Considering Correlations
    Tang, Qin
    Zjajo, Amir
    Berkelaar, Michel
    van der Meijs, Nick
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 917 - 922
  • [35] Uncertainty modeling of gate delay considering multiple input switching
    Yanamanamanda, S
    Li, J
    Wang, J
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2457 - 2460
  • [36] Test pattern generation for crosstalk faults considering the gate delay
    Itazaki, Noriyoshi
    Kinoshita, Kozo
    Naitoh, Hisao
    Systems and Computers in Japan, 1995, 26 (07): : 24 - 33
  • [37] Power estimation and reduction of CMOS circuits considering gate delay
    Ueda, H
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1999, E82D (01) : 301 - 308
  • [38] TEST PATTERN GENERATION FOR CROSSTALK FAULTS CONSIDERING THE GATE DELAY
    ITAZAKI, N
    KINOSHITA, K
    NAITOH, H
    SYSTEMS AND COMPUTERS IN JAPAN, 1995, 26 (07) : 24 - 33
  • [39] An Efficient Gate Delay Model for VLSI Design
    Chiang, Ting-Wei
    Chen, C. Y. Roger
    Chen, Wei-Yu
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 450 - 455
  • [40] Gate Delay Ratio Model for unified path delay analysis
    Okuda, Yukio
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 298 - 307