An Efficient Gate Delay Model for VLSI Design

被引:2
|
作者
Chiang, Ting-Wei [1 ]
Chen, C. Y. Roger [1 ]
Chen, Wei-Yu [1 ]
机构
[1] Syracuse Univ, Dept Elect Engn & Comp Sci, Syracuse, NY 13244 USA
关键词
D O I
10.1109/ICCD.2007.4601938
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Accurate estimation of gate delays is essential for timing-related CAD tools, CAD researchers tend to use Elmore delay model for estimating gate delays. Since Elmore delay model was primarily developed for estimating interconnection delay, when applied to gate delay estimation, there will be significant inaccuracy. In this paper, by embedding concepts of electronic theories into switch-level analysis, a simple and efficient delay model for gates of general types (such as NAND, NOR, and complex gates) is proposed. Experimental data show that the proposed gate delay model consistently achieves high accuracy (typically within around 2% of SPICE simulations).
引用
收藏
页码:450 / 455
页数:6
相关论文
共 50 条
  • [1] GATE ARRAYS FOR VLSI DESIGN
    FULKERSON, DE
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1982, 5 (01): : 133 - 137
  • [2] An Efficient Delay Estimation Model for High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 1358 - 1362
  • [3] ON STRUCTURED GATE FOREST VLSI DESIGN
    ROOS, G
    LEENSTRA, J
    SCHWEDERSKI, T
    SPAANENBURG, L
    HOEFFLINGER, B
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 785 - 792
  • [4] GATE ARRAYS FOR VLSI DESIGN.
    Fulkerson, David E.
    IEEE transactions on components, hybrids, and manufacturing technology, 1981, CHMT-5 (01): : 133 - 137
  • [5] A DELAY-LINE ON A VLSI GATE ARRAY AS A TIME DIGITIZER
    GASPARINI, F
    BRUGNERA, R
    CARLIN, R
    DALCORSO, F
    DEGIORGI, M
    DOSSELLI, U
    GRASSI, M
    MORANDIN, M
    POSOCCO, M
    STANCO, L
    STROILI, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1994, 342 (2-3): : 571 - 577
  • [6] NMOS DENSE GATE MATRIX VLSI DESIGN
    SCHMIDT, KH
    MUELLERGLASER, KD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (02) : 157 - 159
  • [7] Efficient Nanoscale VLSI Standard Cell Library Characterization Using a Novel Delay Model
    Miryala, Sandeep
    Kaur, Baljit
    Anand, Bulusu
    Manhas, Sanjeev
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 458 - 463
  • [8] Delay hazards in complex gate based speed independent VLSI circuits
    Tabrizi, N
    Liebelt, MJ
    Eshraghian, K
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 266 - 271
  • [9] Efficient probabilistic method for logic circuits using real delay gate model
    Theodoridis, G.
    Theoharis, S.
    Soudris, D.
    Stouraitis, T.
    Goutis, C.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [10] An efficient probabilistic method for logic circuits using real delay gate model
    Theodoridis, G
    Theoharis, S
    Soudris, D
    Stouraitis, T
    Goutis, C
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 286 - 289