An Efficient Gate Delay Model for VLSI Design

被引:2
|
作者
Chiang, Ting-Wei [1 ]
Chen, C. Y. Roger [1 ]
Chen, Wei-Yu [1 ]
机构
[1] Syracuse Univ, Dept Elect Engn & Comp Sci, Syracuse, NY 13244 USA
关键词
D O I
10.1109/ICCD.2007.4601938
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Accurate estimation of gate delays is essential for timing-related CAD tools, CAD researchers tend to use Elmore delay model for estimating gate delays. Since Elmore delay model was primarily developed for estimating interconnection delay, when applied to gate delay estimation, there will be significant inaccuracy. In this paper, by embedding concepts of electronic theories into switch-level analysis, a simple and efficient delay model for gates of general types (such as NAND, NOR, and complex gates) is proposed. Experimental data show that the proposed gate delay model consistently achieves high accuracy (typically within around 2% of SPICE simulations).
引用
收藏
页码:450 / 455
页数:6
相关论文
共 50 条
  • [41] IMPLEMENTATION OF EFFICIENT STRATEGIES FOR CELL GENERATION IN VLSI DESIGN
    CURATELLI, F
    CAVIGLIA, DD
    BISIO, GM
    CHIRICO, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 73 (06) : 1285 - 1299
  • [42] Review article: Efficient multiplier architecture in VLSI design
    Jeevitha, M.
    Muthaiah, R.
    Swaminathan, P.
    Journal of Theoretical and Applied Information Technology, 2012, 38 (02) : 196 - 201
  • [43] An Analytical Crosstalk and Delay Model for VLSI RLC Coupled Interconnects
    Maheshwari, V.
    Khare, K.
    Jha, S. K.
    Kar, R.
    Manda, D., I
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1568 - 1572
  • [44] A Delay Improved Gate Level Full Adder Design
    Balasubramanian, Padmanabhan
    Mastorakis, Nikos E.
    COMPUTING AND COMPUTATIONAL INTELLIGENCE, PROCEEDINGS, 2009, : 97 - +
  • [45] Efficient and accurate gate sizing with piecewise convex delay models
    Tennakoon, H
    Sechen, C
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 807 - 812
  • [46] The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design
    Zhao San-ping
    INFORMATION AND MANAGEMENT ENGINEERING, PT VI, 2011, 236 : 410 - 416
  • [47] THIN GATE DIELECTRICS FOR VLSI
    SINGH, R
    TAYLOR, KC
    RAJKANAN, K
    CHANEY, GA
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1984, 131 (03) : C85 - C85
  • [48] A Power Efficient Digitally Programmable Delay Element for Low Power VLSI Applications
    Kobenge, Sekedi Bomeh
    Yang, Huazhong
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 83 - 87
  • [49] Design of an Analogue VLSI Model of an Active Cochlea
    Eric Fragnière
    André van Schaik
    Eric A. Vittoz
    Analog Integrated Circuits and Signal Processing, 1997, 13 : 19 - 35
  • [50] Design of an analogue VLSI model of an active cochlea
    Fragniere, E
    VanSchaik, A
    Vittoz, EA
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 13 (1-2) : 19 - 35