A Power Efficient Digitally Programmable Delay Element for Low Power VLSI Applications

被引:9
|
作者
Kobenge, Sekedi Bomeh [1 ]
Yang, Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
关键词
Delay element; low power; dynamic current mirror; current-starved inverter; PHASE-LOCKED LOOP; CIRCUIT;
D O I
10.1109/ASQED.2009.5206292
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Digitally programmable delay elements (DPDE) are required to be monotonic and low power. In this paper, a low power digitally programmable delay element (DPDE) with monotonic delay characteristics is proposed. A dynamic current mirror together with a feedback technique enables a current-on-demand operation. To avoid direct currents in the output transistors, an extra inverter is introduced to independently control the NMOS of the output inverter. The static power is eliminated while dynamic power is made proportional to the delay with a maximum of 36uW when the unit is operating at 450MHz.
引用
收藏
页码:83 / 87
页数:5
相关论文
共 50 条
  • [1] Power Optimized Digitally Programmable Delay Element
    Kobenge, Sekedi Bomeh
    Yang, Huazhong
    [J]. ROCOM'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ROBOTICS, CONTROL AND MANUFACTURING TECHNOLOGY: ADVANCED ROBOTICS, CONTROL AND ADVANCED MANUFACTURING SYSTEMS, 2009, : 21 - 24
  • [2] Tunable delay element for low power VLSI circuit design
    Yang, Jung-Lin
    Chao, Chih-Wei
    Lin, Sung-Min
    [J]. TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1881 - +
  • [3] Robust and Low-Power Digitally Programmable Delay Element Designs Employing Neuron-MOS Mechanism
    Zhang, Renyuan
    Kaneko, Mineo
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (04)
  • [4] A digitally programmable gain amplifier for ultra-low-power applications
    Kumngern, Montree
    Khateb, Fabian
    Kulej, Tomasz
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (03) : 433 - 443
  • [5] A digitally programmable gain amplifier for ultra-low-power applications
    Montree Kumngern
    Fabian Khateb
    Tomasz Kulej
    [J]. Analog Integrated Circuits and Signal Processing, 2015, 85 : 433 - 443
  • [6] An Ultra-Low-Power Digitally Programmable Gain Amplifier for Biological Applications
    Kumngern, Montree
    Torteanchai, Usa
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS 2013), 2013, : 163 - 166
  • [7] A low power thyristor-based CMOS programmable delay element
    Zhang, JM
    Cooper, SR
    LaPietra, AR
    Mattern, MW
    Guidash, RM
    Friedman, EG
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 769 - 772
  • [8] A digitally programmable delay element: Design and analysis
    Maymandi-Nejad, M
    Sachdev, M
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 871 - 878
  • [9] A CMOS digitally programmable filter technique for VLSI applications
    Alzaher, Hussain Abdullah
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (02) : 177 - 187
  • [10] A CMOS digitally programmable filter technique for VLSI applications
    Hussain Abdullah Alzaher
    [J]. Analog Integrated Circuits and Signal Processing, 2008, 55 : 177 - 187