An Efficient Gate Delay Model for VLSI Design

被引:2
|
作者
Chiang, Ting-Wei [1 ]
Chen, C. Y. Roger [1 ]
Chen, Wei-Yu [1 ]
机构
[1] Syracuse Univ, Dept Elect Engn & Comp Sci, Syracuse, NY 13244 USA
关键词
D O I
10.1109/ICCD.2007.4601938
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Accurate estimation of gate delays is essential for timing-related CAD tools, CAD researchers tend to use Elmore delay model for estimating gate delays. Since Elmore delay model was primarily developed for estimating interconnection delay, when applied to gate delay estimation, there will be significant inaccuracy. In this paper, by embedding concepts of electronic theories into switch-level analysis, a simple and efficient delay model for gates of general types (such as NAND, NOR, and complex gates) is proposed. Experimental data show that the proposed gate delay model consistently achieves high accuracy (typically within around 2% of SPICE simulations).
引用
收藏
页码:450 / 455
页数:6
相关论文
共 50 条
  • [31] Tunable delay element for low power VLSI circuit design
    Yang, Jung-Lin
    Chao, Chih-Wei
    Lin, Sung-Min
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1881 - +
  • [32] A novel delay optimization method for a critical path in VLSI design
    Ma, Xiaolong
    Wu, Minshun
    Xu, Jiangtao
    Chen, Guican
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [33] A TRANSFORMATIONAL MODEL OF VLSI SYSTOLIC DESIGN
    LAM, MS
    MOSTOW, J
    COMPUTER, 1985, 18 (02) : 42 - 52
  • [34] Automated Diagnosis of HV/LV and Floating Gate Faults in VLSI Design
    Zhu, Qing K.
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 229 - 233
  • [35] DESIGN OF CENTRAL PROCESSOR UNITS WITH CUSTOM VLSI AND GATE ARRAY CIRCUITS
    FERNANDES, C
    ACTA ELECTRONICA, 1983, 25 (01): : 15 - 28
  • [36] An Efficient VLSI Design of 4-bit ALU
    Babu, E. Vijaya
    Syamala, Y.
    2022 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES, ICICT 2022, 2022, : 736 - 741
  • [37] Design of CODEC Using VLSI Architecture for Efficient Communication
    Revathi, A.
    Mahendran, N.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [38] Robust Design of Power-Efficient VLSI Circuits
    Pedram, Massoud
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 1 - 1
  • [39] STRUCTURED GRAPH MODELS - AN EFFICIENT TOOL FOR VLSI DESIGN
    ANCONA, M
    BAGGA, KS
    BRUZZONE, E
    DEFLORIANI, L
    DEOGUN, JS
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 507 : 307 - 312
  • [40] Efficient self-test design for adders in VLSI
    School of Automation Engineering, University of Electronic Science and Technology of China, Chengdu 610054, China
    不详
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2007, 11 (1465-1470):