A statistical gate-delay model considering intra-gate variability

被引:0
|
作者
Okada, K [1 ]
Yamaoka, K [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a model for calculating statistical gate-delay variation caused by intra-chip and inter-chip variability. As the variation of individual gate delays directly influences the circuit-delay variation, it is important to characterize each gate-delay variation accurately. Furthermore, as every transistor in a gate affects the transient characteristics of the gate, it is also necessary to consider the intra-gate variability in the model of gate-delay variation. This effect is not captured in existing statistical delay analyses. The proposed model considers the intra-gate variability through the introduction of sensitivity constants. The accuracy of the model is evaluated, and some simulation results for circuit delay variation are presented.
引用
收藏
页码:908 / 913
页数:6
相关论文
共 50 条
  • [21] Intra-Gate Length Biasing for Leakage Optimization in 45 nm Technology Node
    Kang, Yesung
    Kim, Youngmin
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (05) : 947 - 952
  • [22] Layout Based Method to Diagnose Intra-gate Defects in Presence of Multiple-Fault
    Ladhar, Aymen
    Bouzaida, Laroussi
    Masmoudi, Mohamed
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 262 - +
  • [23] SAT-Based ATPG Testing of Inter- and Intra-Gate Bridging Faults
    Nakura, Toru
    Tatemura, Yutaro
    Fey, Goerschwin
    Ikeda, Makoto
    Komatsu, Satoshi
    Asada, Kunihiro
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 643 - +
  • [24] A Gate Delay Model Considering Temporal Proximity of Multiple Input Switching
    Shin, Janghyuk
    Kim, Juho
    Jang, Naeun
    Park, Eunsuk
    Choi, Yangmin
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 577 - 580
  • [25] A probabilistic collocation method based statistical gate delay model considering process variations and multiple input switching
    Kumar, S
    Li, J
    Talarico, C
    Wang, J
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 770 - 775
  • [26] Efficient and Accurate Method for Intra-gate Defect Diagnoses in Nanometer Technology and Volume Data
    Ladhar, Aymen
    Masmoudi, Mohamed
    Bouzaida, Laroussi
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 988 - 993
  • [27] Gate delay calculation considering the crosstalk capacitances
    Abbaspour, S
    Pedram, M
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 853 - 858
  • [28] A gate-delay model focusing on current fluctuation over wide range of process-voltage-temperature variations
    Shinkai, Ken-ichi
    Hashimoto, Masanori
    Onoye, Takao
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (04) : 345 - 358
  • [29] An Analytical Gate Delay Model in Near/Subthreshold Domain Considering Process Variation
    Cao, Peng
    Liu, Zhiyuan
    Guo, Jingjing
    Wu, Jiangping
    IEEE ACCESS, 2019, 7 : 171515 - 171524
  • [30] Gate Delay Variability due to Random Telegraph Noise
    Barbosa, Rodolfo G.
    Both, Thiago H.
    Wirth, Gilson
    35TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO2021), 2021,