A statistical gate-delay model considering intra-gate variability

被引:0
|
作者
Okada, K [1 ]
Yamaoka, K [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a model for calculating statistical gate-delay variation caused by intra-chip and inter-chip variability. As the variation of individual gate delays directly influences the circuit-delay variation, it is important to characterize each gate-delay variation accurately. Furthermore, as every transistor in a gate affects the transient characteristics of the gate, it is also necessary to consider the intra-gate variability in the model of gate-delay variation. This effect is not captured in existing statistical delay analyses. The proposed model considers the intra-gate variability through the introduction of sensitivity constants. The accuracy of the model is evaluated, and some simulation results for circuit delay variation are presented.
引用
收藏
页码:908 / 913
页数:6
相关论文
共 50 条
  • [1] Statistical gate-delay modeling with intra-gate variability
    Okada, K
    Yamaoka, K
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12): : 2914 - 2922
  • [2] Statistical modeling of gate-delay variation with consideration of intra-gate variability
    Okada, K
    Yamaoka, K
    Onodera, H
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 513 - 516
  • [3] Statistical gate-delay modeling with copulas
    Schneider, Walter
    MICROELECTRONICS JOURNAL, 2021, 107
  • [4] Small Delay Fault Model for Intra-Gate Resistive Open Defects
    Arai, Masayuki
    Suto, Akifumi
    Iwasaki, Kazuhiko
    Nakano, Katsuyuki
    Shintani, Michihiro
    Hatayama, Kazumi
    Aikyo, Takashi
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 27 - +
  • [5] Voltage and temperature scalable gate delay and slew models including intra-gate variations
    Das, Bishnu Prasad
    Janakiraman, V
    Amrutur, Bharadwaj
    Jamadagni, H. S.
    Arvind, N. V.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 685 - +
  • [6] Statistical gate delay model considering multiple input switching
    Agarwal, A
    Dartu, F
    Blaauw, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 658 - 663
  • [7] Extending gate-level diagnosis tools to CMOS intra-gate faults
    Fan, X.
    Moore, W. R.
    Hora, C.
    Gronthoud, G.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 685 - 693
  • [8] Test generation for multiple-threshold gate-delay fault model
    Nakao, M
    Kiyoshige, Y
    Hatayama, K
    Sato, Y
    Nagumo, T
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 244 - 249
  • [9] Comprehensive Reliability-Aware Statistical Timing Analysis Using a Unified Gate-Delay Model for Microprocessors
    Liu, Taizhi
    Chen, Chang-Chih
    Milor, Linda
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2018, 6 (02) : 219 - 232
  • [10] DFSIM: A gate-delay fault simulator for sequential circuits
    Cavallera, P
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 79 - 87