Extending gate-level diagnosis tools to CMOS intra-gate faults

被引:8
|
作者
Fan, X.
Moore, W. R.
Hora, C.
Gronthoud, G.
机构
[1] Boston Consulting Grp Inc, Shanghai 200003, Peoples R China
[2] Univ Oxford, Dept Engn Sci, Oxford OX1 3PJ, England
[3] NXP Semicond, NL-5656 AE Eindhoven, Netherlands
来源
关键词
D O I
10.1049/iet-cdt:20060206
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A comprehensive solution to the intra-gate diagnosis problem, including intra-gate bridging and stuck-open faults is provided. The work is based on a local transformation technique that allows transistor-level faults to be diagnosed by the commonly available gate-level fault diagnosis tools without having to deal with the complexity of a transistor-level description of the whole circuit. Three transformations are described: one for stuck-open faults, one for intra-gate resistive-open faults and one for intra-gate bridging faults. Experimental work has been conducted at NXP Semiconductors using the NXP diagnosis tool - FALOC. A number of real diagnosis results from the wafer testing data including both stuck-open faults and intra-gate bridging faults have confirmed the effectiveness of this new method.
引用
收藏
页码:685 / 693
页数:9
相关论文
共 50 条
  • [1] Extraction and Simulation of Intra-gate Defects Affecting CMOS Libraries
    Ladhar, Aymen
    Masmoudi, Mohamed
    JOURNAL OF COMPUTERS, 2010, 5 (10) : 1468 - 1477
  • [2] On the Effects of Intra-Gate Resistive Open Defects in Gates at Nanoscaled CMOS
    Rajderkar, Nachiket
    Ottavi, Marco
    Pontarelli, Salvatore
    Han, Jie
    Lombardi, Fabrizio
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 309 - 315
  • [3] Representing Gate-Level SET Faults by Multiple SEU Faults at RTL
    Bagbaba, Ahmet Cagri
    Jenihhin, Maksim
    Ubar, Raimund
    Sauer, Christian
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [4] Statistical gate-delay modeling with intra-gate variability
    Okada, K
    Yamaoka, K
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12): : 2914 - 2922
  • [5] Improving and Extending the Algebraic Approach for Verifying Gate-Level Multipliers
    Ritirc, Daniela
    Biere, Armin
    Kauers, Manuel
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1556 - 1561
  • [6] GATE-LEVEL SIMULATION
    DABREU, MA
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (06): : 63 - 71
  • [7] A statistical gate-delay model considering intra-gate variability
    Okada, K
    Yamaoka, K
    Onodera, H
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 908 - 913
  • [8] SAT-Based ATPG Testing of Inter- and Intra-Gate Bridging Faults
    Nakura, Toru
    Tatemura, Yutaro
    Fey, Goerschwin
    Ikeda, Makoto
    Komatsu, Satoshi
    Asada, Kunihiro
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 643 - +
  • [9] Gate-level power and current simulation of CMOS integrated circuits
    Bogliolo, A
    Benini, L
    DeMicheli, G
    Ricco, B
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 473 - 488
  • [10] Gate-Level Modeling for CMOS Circuit Simulation with Ultimate FinFETs
    Chevillon, Nicolas
    Madec, Morgan
    Lallement, Christophe
    PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2012, : 22 - 29