Gate-Level Modeling for CMOS Circuit Simulation with Ultimate FinFETs

被引:0
|
作者
Chevillon, Nicolas [1 ]
Madec, Morgan [1 ]
Lallement, Christophe [1 ]
机构
[1] Univ Strasbourg, InESS, F-67412 Illkirch Graffenstaden, France
关键词
COMPACT MODEL; DEVICE; MOSFET;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the high complexity of current digital circuits, the use of gate-level models during the design process is mandatory. For standard CMOS technologies, designers assemble standard cells for which the gate-level model is provided by the founderies. For a given technology, the temporal parameters (such as propagation delays) are constants that can be extracted from experimental measurements. For FinFET-based circuits, such standard cells do not exist. As a consequence, to get predictive simulations of a circuit, the use of low-level model is required. To overcome this problem, we develop a predictive gate-level model for such circuits. To feed the timing parameters of the models, an automated procedure is established. It is based on a new compact model for ultimate FinFET mostly based on physical equations we recently develop. The results obtained with both approaches (compact model and gate-level model) are compared in the last part of the paper. For a digital circuit with about 80 transistors, the results are in accordance. The slight inaccuracy of the gate-level model is largely compensated by a very short simulation time.
引用
收藏
页码:22 / 29
页数:8
相关论文
共 50 条
  • [1] GATE-LEVEL SIMULATION
    DABREU, MA
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (06): : 63 - 71
  • [2] Gate-level power and current simulation of CMOS integrated circuits
    Bogliolo, A
    Benini, L
    DeMicheli, G
    Ricco, B
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 473 - 488
  • [3] Gate-level current waveform simulation of CMOS integrated circuits
    Bogliolo, A
    Benini, L
    DeMicheli, G
    Ricco, B
    [J]. 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 109 - 112
  • [4] A dynamic timing delay for accurate gate-level circuit simulation
    Tang, T
    Zhou, X
    [J]. PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 325 - 327
  • [5] Aging-Aware Gate-Level Modeling for Circuit Reliability Analysis
    Zhang, Zuodong
    Wang, Runsheng
    Shen, Xuguang
    Wu, Dehuang
    Zhang, Jiayang
    Zhang, Zhe
    Wang, Joddy
    Huang, Ru
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4201 - 4207
  • [6] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    [J]. VLSI DESIGN, 2014,
  • [7] Gate-Level Simulation with GPU Computing
    Chatterjee, Debapriya
    Deorio, Andrew
    Bertacco, Valeria
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [8] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301
  • [9] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    [J]. QUANTUM COMMUNICATION, MEASUREMENT AND COMPUTING, PROCEEDINGS, 2003, : 311 - 314
  • [10] Improving Gate-Level Simulation of Quantum Circuits
    Viamontes, George F.
    Markov, Igor L.
    Hayes, John P.
    [J]. QUANTUM INFORMATION PROCESSING, 2003, 2 (05) : 347 - 380